ARM: dts: add 'dr_mode' property to hsotg devices for exynos boards
[linux/fpc-iii.git] / drivers / irqchip / irq-omap-intc.c
blob28718d3e8281032d422d2c9985d7ca450b7763a1
1 /*
2 * linux/arch/arm/mach-omap2/irq.c
4 * Interrupt handler for OMAP2 boards.
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/init.h>
16 #include <linux/interrupt.h>
17 #include <linux/io.h>
19 #include <asm/exception.h>
20 #include <linux/irqdomain.h>
21 #include <linux/of.h>
22 #include <linux/of_address.h>
23 #include <linux/of_irq.h>
25 #include "irqchip.h"
27 /* Define these here for now until we drop all board-files */
28 #define OMAP24XX_IC_BASE 0x480fe000
29 #define OMAP34XX_IC_BASE 0x48200000
31 /* selected INTC register offsets */
33 #define INTC_REVISION 0x0000
34 #define INTC_SYSCONFIG 0x0010
35 #define INTC_SYSSTATUS 0x0014
36 #define INTC_SIR 0x0040
37 #define INTC_CONTROL 0x0048
38 #define INTC_PROTECTION 0x004C
39 #define INTC_IDLE 0x0050
40 #define INTC_THRESHOLD 0x0068
41 #define INTC_MIR0 0x0084
42 #define INTC_MIR_CLEAR0 0x0088
43 #define INTC_MIR_SET0 0x008c
44 #define INTC_PENDING_IRQ0 0x0098
45 #define INTC_PENDING_IRQ1 0x00b8
46 #define INTC_PENDING_IRQ2 0x00d8
47 #define INTC_PENDING_IRQ3 0x00f8
48 #define INTC_ILR0 0x0100
50 #define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
51 #define INTCPS_NR_ILR_REGS 128
52 #define INTCPS_NR_MIR_REGS 4
54 #define INTC_IDLE_FUNCIDLE (1 << 0)
55 #define INTC_IDLE_TURBO (1 << 1)
57 #define INTC_PROTECTION_ENABLE (1 << 0)
59 struct omap_intc_regs {
60 u32 sysconfig;
61 u32 protection;
62 u32 idle;
63 u32 threshold;
64 u32 ilr[INTCPS_NR_ILR_REGS];
65 u32 mir[INTCPS_NR_MIR_REGS];
67 static struct omap_intc_regs intc_context;
69 static struct irq_domain *domain;
70 static void __iomem *omap_irq_base;
71 static int omap_nr_pending = 3;
72 static int omap_nr_irqs = 96;
74 static void intc_writel(u32 reg, u32 val)
76 writel_relaxed(val, omap_irq_base + reg);
79 static u32 intc_readl(u32 reg)
81 return readl_relaxed(omap_irq_base + reg);
84 void omap_intc_save_context(void)
86 int i;
88 intc_context.sysconfig =
89 intc_readl(INTC_SYSCONFIG);
90 intc_context.protection =
91 intc_readl(INTC_PROTECTION);
92 intc_context.idle =
93 intc_readl(INTC_IDLE);
94 intc_context.threshold =
95 intc_readl(INTC_THRESHOLD);
97 for (i = 0; i < omap_nr_irqs; i++)
98 intc_context.ilr[i] =
99 intc_readl((INTC_ILR0 + 0x4 * i));
100 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
101 intc_context.mir[i] =
102 intc_readl(INTC_MIR0 + (0x20 * i));
105 void omap_intc_restore_context(void)
107 int i;
109 intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
110 intc_writel(INTC_PROTECTION, intc_context.protection);
111 intc_writel(INTC_IDLE, intc_context.idle);
112 intc_writel(INTC_THRESHOLD, intc_context.threshold);
114 for (i = 0; i < omap_nr_irqs; i++)
115 intc_writel(INTC_ILR0 + 0x4 * i,
116 intc_context.ilr[i]);
118 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
119 intc_writel(INTC_MIR0 + 0x20 * i,
120 intc_context.mir[i]);
121 /* MIRs are saved and restore with other PRCM registers */
124 void omap3_intc_prepare_idle(void)
127 * Disable autoidle as it can stall interrupt controller,
128 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
130 intc_writel(INTC_SYSCONFIG, 0);
131 intc_writel(INTC_IDLE, INTC_IDLE_TURBO);
134 void omap3_intc_resume_idle(void)
136 /* Re-enable autoidle */
137 intc_writel(INTC_SYSCONFIG, 1);
138 intc_writel(INTC_IDLE, 0);
141 /* XXX: FIQ and additional INTC support (only MPU at the moment) */
142 static void omap_ack_irq(struct irq_data *d)
144 intc_writel(INTC_CONTROL, 0x1);
147 static void omap_mask_ack_irq(struct irq_data *d)
149 irq_gc_mask_disable_reg(d);
150 omap_ack_irq(d);
153 static void __init omap_irq_soft_reset(void)
155 unsigned long tmp;
157 tmp = intc_readl(INTC_REVISION) & 0xff;
159 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
160 omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
162 tmp = intc_readl(INTC_SYSCONFIG);
163 tmp |= 1 << 1; /* soft reset */
164 intc_writel(INTC_SYSCONFIG, tmp);
166 while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
167 /* Wait for reset to complete */;
169 /* Enable autoidle */
170 intc_writel(INTC_SYSCONFIG, 1 << 0);
173 int omap_irq_pending(void)
175 int i;
177 for (i = 0; i < omap_nr_pending; i++)
178 if (intc_readl(INTC_PENDING_IRQ0 + (0x20 * i)))
179 return 1;
180 return 0;
183 void omap3_intc_suspend(void)
185 /* A pending interrupt would prevent OMAP from entering suspend */
186 omap_ack_irq(NULL);
189 static int __init omap_alloc_gc_of(struct irq_domain *d, void __iomem *base)
191 int ret;
192 int i;
194 ret = irq_alloc_domain_generic_chips(d, 32, 1, "INTC",
195 handle_level_irq, IRQ_NOREQUEST | IRQ_NOPROBE,
196 IRQ_LEVEL, 0);
197 if (ret) {
198 pr_warn("Failed to allocate irq chips\n");
199 return ret;
202 for (i = 0; i < omap_nr_pending; i++) {
203 struct irq_chip_generic *gc;
204 struct irq_chip_type *ct;
206 gc = irq_get_domain_generic_chip(d, 32 * i);
207 gc->reg_base = base;
208 ct = gc->chip_types;
210 ct->type = IRQ_TYPE_LEVEL_MASK;
211 ct->handler = handle_level_irq;
213 ct->chip.irq_ack = omap_mask_ack_irq;
214 ct->chip.irq_mask = irq_gc_mask_disable_reg;
215 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
217 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
219 ct->regs.enable = INTC_MIR_CLEAR0 + 32 * i;
220 ct->regs.disable = INTC_MIR_SET0 + 32 * i;
223 return 0;
226 static void __init omap_alloc_gc_legacy(void __iomem *base,
227 unsigned int irq_start, unsigned int num)
229 struct irq_chip_generic *gc;
230 struct irq_chip_type *ct;
232 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
233 handle_level_irq);
234 ct = gc->chip_types;
235 ct->chip.irq_ack = omap_mask_ack_irq;
236 ct->chip.irq_mask = irq_gc_mask_disable_reg;
237 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
238 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
240 ct->regs.enable = INTC_MIR_CLEAR0;
241 ct->regs.disable = INTC_MIR_SET0;
242 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
243 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
246 static int __init omap_init_irq_of(struct device_node *node)
248 int ret;
250 omap_irq_base = of_iomap(node, 0);
251 if (WARN_ON(!omap_irq_base))
252 return -ENOMEM;
254 domain = irq_domain_add_linear(node, omap_nr_irqs,
255 &irq_generic_chip_ops, NULL);
257 omap_irq_soft_reset();
259 ret = omap_alloc_gc_of(domain, omap_irq_base);
260 if (ret < 0)
261 irq_domain_remove(domain);
263 return ret;
266 static int __init omap_init_irq_legacy(u32 base)
268 int j, irq_base;
270 omap_irq_base = ioremap(base, SZ_4K);
271 if (WARN_ON(!omap_irq_base))
272 return -ENOMEM;
274 irq_base = irq_alloc_descs(-1, 0, omap_nr_irqs, 0);
275 if (irq_base < 0) {
276 pr_warn("Couldn't allocate IRQ numbers\n");
277 irq_base = 0;
280 domain = irq_domain_add_legacy(NULL, omap_nr_irqs, irq_base, 0,
281 &irq_domain_simple_ops, NULL);
283 omap_irq_soft_reset();
285 for (j = 0; j < omap_nr_irqs; j += 32)
286 omap_alloc_gc_legacy(omap_irq_base + j, j + irq_base, 32);
288 return 0;
291 static void __init omap_irq_enable_protection(void)
293 u32 reg;
295 reg = intc_readl(INTC_PROTECTION);
296 reg |= INTC_PROTECTION_ENABLE;
297 intc_writel(INTC_PROTECTION, reg);
300 static int __init omap_init_irq(u32 base, struct device_node *node)
302 int ret;
304 if (node)
305 ret = omap_init_irq_of(node);
306 else
307 ret = omap_init_irq_legacy(base);
309 if (ret == 0)
310 omap_irq_enable_protection();
312 return ret;
315 static asmlinkage void __exception_irq_entry
316 omap_intc_handle_irq(struct pt_regs *regs)
318 u32 irqnr = 0;
319 int handled_irq = 0;
320 int i;
322 do {
323 for (i = 0; i < omap_nr_pending; i++) {
324 irqnr = intc_readl(INTC_PENDING_IRQ0 + (0x20 * i));
325 if (irqnr)
326 goto out;
329 out:
330 if (!irqnr)
331 break;
333 irqnr = intc_readl(INTC_SIR);
334 irqnr &= ACTIVEIRQ_MASK;
336 if (irqnr) {
337 handle_domain_irq(domain, irqnr, regs);
338 handled_irq = 1;
340 } while (irqnr);
343 * If an irq is masked or deasserted while active, we will
344 * keep ending up here with no irq handled. So remove it from
345 * the INTC with an ack.
347 if (!handled_irq)
348 omap_ack_irq(NULL);
351 void __init omap2_init_irq(void)
353 omap_nr_irqs = 96;
354 omap_nr_pending = 3;
355 omap_init_irq(OMAP24XX_IC_BASE, NULL);
356 set_handle_irq(omap_intc_handle_irq);
359 void __init omap3_init_irq(void)
361 omap_nr_irqs = 96;
362 omap_nr_pending = 3;
363 omap_init_irq(OMAP34XX_IC_BASE, NULL);
364 set_handle_irq(omap_intc_handle_irq);
367 void __init ti81xx_init_irq(void)
369 omap_nr_irqs = 96;
370 omap_nr_pending = 4;
371 omap_init_irq(OMAP34XX_IC_BASE, NULL);
372 set_handle_irq(omap_intc_handle_irq);
375 static int __init intc_of_init(struct device_node *node,
376 struct device_node *parent)
378 int ret;
380 omap_nr_pending = 3;
381 omap_nr_irqs = 96;
383 if (WARN_ON(!node))
384 return -ENODEV;
386 if (of_device_is_compatible(node, "ti,am33xx-intc")) {
387 omap_nr_irqs = 128;
388 omap_nr_pending = 4;
391 ret = omap_init_irq(-1, of_node_get(node));
392 if (ret < 0)
393 return ret;
395 set_handle_irq(omap_intc_handle_irq);
397 return 0;
400 IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init);
401 IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init);
402 IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init);