4 * Driver for M32R serial ports
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 * Based on drivers/serial/8250.c.
9 * Copyright (C) 2001 Russell King.
10 * Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org>
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
19 * A note about mapbase / membase
21 * mapbase is the physical address of the IO port. Currently, we don't
22 * support this very well, and it may well be dropped from this driver
23 * in future. As such, mapbase should be NULL.
25 * membase is an 'ioremapped' cookie. This is compatible with the old
26 * serial.c driver, and is currently the preferred form.
29 #if defined(CONFIG_SERIAL_M32R_SIO_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
33 #include <linux/module.h>
34 #include <linux/tty.h>
35 #include <linux/tty_flip.h>
36 #include <linux/ioport.h>
37 #include <linux/init.h>
38 #include <linux/console.h>
39 #include <linux/sysrq.h>
40 #include <linux/serial.h>
41 #include <linux/delay.h>
47 #define BAUD_RATE 115200
49 #include <linux/serial_core.h>
51 #include "m32r_sio_reg.h"
57 #define DEBUG_AUTOCONF(fmt...) printk(fmt)
59 #define DEBUG_AUTOCONF(fmt...) do { } while (0)
63 #define DEBUG_INTR(fmt...) printk(fmt)
65 #define DEBUG_INTR(fmt...) do { } while (0)
68 #define PASS_LIMIT 256
70 #define BASE_BAUD 115200
72 /* Standard COM flags */
73 #define STD_COM_FLAGS (UPF_BOOT_AUTOCONF | UPF_SKIP_TEST)
76 * SERIAL_PORT_DFNS tells us about built-in ports that have no
77 * standard enumeration mechanism. Platforms that can find all
78 * serial ports via mechanisms like ACPI or PCI need not supply it.
80 #if defined(CONFIG_PLAT_USRV)
82 #define SERIAL_PORT_DFNS \
83 /* UART CLK PORT IRQ FLAGS */ \
84 { 0, BASE_BAUD, 0x3F8, PLD_IRQ_UART0, STD_COM_FLAGS }, /* ttyS0 */ \
85 { 0, BASE_BAUD, 0x2F8, PLD_IRQ_UART1, STD_COM_FLAGS }, /* ttyS1 */
87 #else /* !CONFIG_PLAT_USRV */
89 #if defined(CONFIG_SERIAL_M32R_PLDSIO)
90 #define SERIAL_PORT_DFNS \
91 { 0, BASE_BAUD, ((unsigned long)PLD_ESIO0CR), PLD_IRQ_SIO0_RCV, \
92 STD_COM_FLAGS }, /* ttyS0 */
94 #define SERIAL_PORT_DFNS \
95 { 0, BASE_BAUD, M32R_SIO_OFFSET, M32R_IRQ_SIO0_R, \
96 STD_COM_FLAGS }, /* ttyS0 */
99 #endif /* !CONFIG_PLAT_USRV */
101 static struct old_serial_port old_serial_port
[] = {
105 #define UART_NR ARRAY_SIZE(old_serial_port)
107 struct uart_sio_port
{
108 struct uart_port port
;
109 struct timer_list timer
; /* "no irq" timer */
110 struct list_head list
; /* ports on this IRQ */
115 unsigned char mcr_mask
; /* mask of user bits */
116 unsigned char mcr_force
; /* mask of forced bits */
117 unsigned char lsr_break_flag
;
120 * We provide a per-port pm hook.
122 void (*pm
)(struct uart_port
*port
,
123 unsigned int state
, unsigned int old
);
128 struct list_head
*head
;
131 static struct irq_info irq_lists
[NR_IRQS
];
133 #ifdef CONFIG_SERIAL_M32R_PLDSIO
135 #define __sio_in(x) inw((unsigned long)(x))
136 #define __sio_out(v,x) outw((v),(unsigned long)(x))
138 static inline void sio_set_baud_rate(unsigned long baud
)
140 unsigned short sbaud
;
141 sbaud
= (boot_cpu_data
.bus_clock
/ (baud
* 4))-1;
142 __sio_out(sbaud
, PLD_ESIO0BAUR
);
145 static void sio_reset(void)
149 tmp
= __sio_in(PLD_ESIO0RXB
);
150 tmp
= __sio_in(PLD_ESIO0RXB
);
151 tmp
= __sio_in(PLD_ESIO0CR
);
152 sio_set_baud_rate(BAUD_RATE
);
153 __sio_out(0x0300, PLD_ESIO0CR
);
154 __sio_out(0x0003, PLD_ESIO0CR
);
157 static void sio_init(void)
161 tmp
= __sio_in(PLD_ESIO0RXB
);
162 tmp
= __sio_in(PLD_ESIO0RXB
);
163 tmp
= __sio_in(PLD_ESIO0CR
);
164 __sio_out(0x0300, PLD_ESIO0CR
);
165 __sio_out(0x0003, PLD_ESIO0CR
);
168 static void sio_error(int *status
)
170 printk("SIO0 error[%04x]\n", *status
);
173 } while ((*status
= __sio_in(PLD_ESIO0CR
)) != 3);
176 #else /* not CONFIG_SERIAL_M32R_PLDSIO */
178 #define __sio_in(x) inl(x)
179 #define __sio_out(v,x) outl((v),(x))
181 static inline void sio_set_baud_rate(unsigned long baud
)
185 i
= boot_cpu_data
.bus_clock
/ (baud
* 16);
186 j
= (boot_cpu_data
.bus_clock
- (i
* baud
* 16)) / baud
;
190 __sio_out(i
, M32R_SIO0_BAUR_PORTL
);
191 __sio_out(j
, M32R_SIO0_RBAUR_PORTL
);
194 static void sio_reset(void)
196 __sio_out(0x00000300, M32R_SIO0_CR_PORTL
); /* init status */
197 __sio_out(0x00000800, M32R_SIO0_MOD1_PORTL
); /* 8bit */
198 __sio_out(0x00000080, M32R_SIO0_MOD0_PORTL
); /* 1stop non */
199 sio_set_baud_rate(BAUD_RATE
);
200 __sio_out(0x00000000, M32R_SIO0_TRCR_PORTL
);
201 __sio_out(0x00000003, M32R_SIO0_CR_PORTL
); /* RXCEN */
204 static void sio_init(void)
208 tmp
= __sio_in(M32R_SIO0_RXB_PORTL
);
209 tmp
= __sio_in(M32R_SIO0_RXB_PORTL
);
210 tmp
= __sio_in(M32R_SIO0_STS_PORTL
);
211 __sio_out(0x00000003, M32R_SIO0_CR_PORTL
);
214 static void sio_error(int *status
)
216 printk("SIO0 error[%04x]\n", *status
);
219 } while ((*status
= __sio_in(M32R_SIO0_CR_PORTL
)) != 3);
222 #endif /* CONFIG_SERIAL_M32R_PLDSIO */
224 static unsigned int sio_in(struct uart_sio_port
*up
, int offset
)
226 return __sio_in(up
->port
.iobase
+ offset
);
229 static void sio_out(struct uart_sio_port
*up
, int offset
, int value
)
231 __sio_out(value
, up
->port
.iobase
+ offset
);
234 static unsigned int serial_in(struct uart_sio_port
*up
, int offset
)
239 return __sio_in(offset
);
242 static void serial_out(struct uart_sio_port
*up
, int offset
, int value
)
247 __sio_out(value
, offset
);
250 static void m32r_sio_stop_tx(struct uart_port
*port
)
252 struct uart_sio_port
*up
=
253 container_of(port
, struct uart_sio_port
, port
);
255 if (up
->ier
& UART_IER_THRI
) {
256 up
->ier
&= ~UART_IER_THRI
;
257 serial_out(up
, UART_IER
, up
->ier
);
261 static void m32r_sio_start_tx(struct uart_port
*port
)
263 #ifdef CONFIG_SERIAL_M32R_PLDSIO
264 struct uart_sio_port
*up
=
265 container_of(port
, struct uart_sio_port
, port
);
266 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
268 if (!(up
->ier
& UART_IER_THRI
)) {
269 up
->ier
|= UART_IER_THRI
;
270 serial_out(up
, UART_IER
, up
->ier
);
271 if (!uart_circ_empty(xmit
)) {
272 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
273 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
274 up
->port
.icount
.tx
++;
277 while((serial_in(up
, UART_LSR
) & UART_EMPTY
) != UART_EMPTY
);
279 struct uart_sio_port
*up
=
280 container_of(port
, struct uart_sio_port
, port
);
282 if (!(up
->ier
& UART_IER_THRI
)) {
283 up
->ier
|= UART_IER_THRI
;
284 serial_out(up
, UART_IER
, up
->ier
);
289 static void m32r_sio_stop_rx(struct uart_port
*port
)
291 struct uart_sio_port
*up
=
292 container_of(port
, struct uart_sio_port
, port
);
294 up
->ier
&= ~UART_IER_RLSI
;
295 up
->port
.read_status_mask
&= ~UART_LSR_DR
;
296 serial_out(up
, UART_IER
, up
->ier
);
299 static void m32r_sio_enable_ms(struct uart_port
*port
)
301 struct uart_sio_port
*up
=
302 container_of(port
, struct uart_sio_port
, port
);
304 up
->ier
|= UART_IER_MSI
;
305 serial_out(up
, UART_IER
, up
->ier
);
308 static void receive_chars(struct uart_sio_port
*up
, int *status
)
310 struct tty_port
*port
= &up
->port
.state
->port
;
316 ch
= sio_in(up
, SIORXB
);
318 up
->port
.icount
.rx
++;
320 if (unlikely(*status
& (UART_LSR_BI
| UART_LSR_PE
|
321 UART_LSR_FE
| UART_LSR_OE
))) {
323 * For statistics only
325 if (*status
& UART_LSR_BI
) {
326 *status
&= ~(UART_LSR_FE
| UART_LSR_PE
);
327 up
->port
.icount
.brk
++;
329 * We do the SysRQ and SAK checking
330 * here because otherwise the break
331 * may get masked by ignore_status_mask
332 * or read_status_mask.
334 if (uart_handle_break(&up
->port
))
336 } else if (*status
& UART_LSR_PE
)
337 up
->port
.icount
.parity
++;
338 else if (*status
& UART_LSR_FE
)
339 up
->port
.icount
.frame
++;
340 if (*status
& UART_LSR_OE
)
341 up
->port
.icount
.overrun
++;
344 * Mask off conditions which should be ingored.
346 *status
&= up
->port
.read_status_mask
;
348 if (up
->port
.line
== up
->port
.cons
->index
) {
349 /* Recover the break flag from console xmit */
350 *status
|= up
->lsr_break_flag
;
351 up
->lsr_break_flag
= 0;
354 if (*status
& UART_LSR_BI
) {
355 DEBUG_INTR("handling break....");
357 } else if (*status
& UART_LSR_PE
)
359 else if (*status
& UART_LSR_FE
)
362 if (uart_handle_sysrq_char(&up
->port
, ch
))
364 if ((*status
& up
->port
.ignore_status_mask
) == 0)
365 tty_insert_flip_char(port
, ch
, flag
);
367 if (*status
& UART_LSR_OE
) {
369 * Overrun is special, since it's reported
370 * immediately, and doesn't affect the current
373 tty_insert_flip_char(port
, 0, TTY_OVERRUN
);
376 *status
= serial_in(up
, UART_LSR
);
377 } while ((*status
& UART_LSR_DR
) && (max_count
-- > 0));
379 spin_unlock(&up
->port
.lock
);
380 tty_flip_buffer_push(port
);
381 spin_lock(&up
->port
.lock
);
384 static void transmit_chars(struct uart_sio_port
*up
)
386 struct circ_buf
*xmit
= &up
->port
.state
->xmit
;
389 if (up
->port
.x_char
) {
390 #ifndef CONFIG_SERIAL_M32R_PLDSIO /* XXX */
391 serial_out(up
, UART_TX
, up
->port
.x_char
);
393 up
->port
.icount
.tx
++;
397 if (uart_circ_empty(xmit
) || uart_tx_stopped(&up
->port
)) {
398 m32r_sio_stop_tx(&up
->port
);
402 count
= up
->port
.fifosize
;
404 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
405 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
406 up
->port
.icount
.tx
++;
407 if (uart_circ_empty(xmit
))
409 while (!(serial_in(up
, UART_LSR
) & UART_LSR_THRE
));
411 } while (--count
> 0);
413 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
414 uart_write_wakeup(&up
->port
);
416 DEBUG_INTR("THRE...");
418 if (uart_circ_empty(xmit
))
419 m32r_sio_stop_tx(&up
->port
);
423 * This handles the interrupt from one port.
425 static inline void m32r_sio_handle_port(struct uart_sio_port
*up
,
428 DEBUG_INTR("status = %x...", status
);
431 receive_chars(up
, &status
);
437 * This is the serial driver's interrupt routine.
439 * Arjan thinks the old way was overly complex, so it got simplified.
440 * Alan disagrees, saying that need the complexity to handle the weird
441 * nature of ISA shared interrupts. (This is a special exception.)
443 * In order to handle ISA shared interrupts properly, we need to check
444 * that all ports have been serviced, and therefore the ISA interrupt
445 * line has been de-asserted.
447 * This means we need to loop through all ports. checking that they
448 * don't have an interrupt pending.
450 static irqreturn_t
m32r_sio_interrupt(int irq
, void *dev_id
)
452 struct irq_info
*i
= dev_id
;
453 struct list_head
*l
, *end
= NULL
;
454 int pass_counter
= 0;
456 DEBUG_INTR("m32r_sio_interrupt(%d)...", irq
);
458 #ifdef CONFIG_SERIAL_M32R_PLDSIO
459 // if (irq == PLD_IRQ_SIO0_SND)
460 // irq = PLD_IRQ_SIO0_RCV;
462 if (irq
== M32R_IRQ_SIO0_S
)
463 irq
= M32R_IRQ_SIO0_R
;
470 struct uart_sio_port
*up
;
473 up
= list_entry(l
, struct uart_sio_port
, list
);
475 sts
= sio_in(up
, SIOSTS
);
477 spin_lock(&up
->port
.lock
);
478 m32r_sio_handle_port(up
, sts
);
479 spin_unlock(&up
->port
.lock
);
482 } else if (end
== NULL
)
487 if (l
== i
->head
&& pass_counter
++ > PASS_LIMIT
) {
494 spin_unlock(&i
->lock
);
496 DEBUG_INTR("end.\n");
502 * To support ISA shared interrupts, we need to have one interrupt
503 * handler that ensures that the IRQ line has been deasserted
504 * before returning. Failing to do this will result in the IRQ
505 * line being stuck active, and, since ISA irqs are edge triggered,
506 * no more IRQs will be seen.
508 static void serial_do_unlink(struct irq_info
*i
, struct uart_sio_port
*up
)
510 spin_lock_irq(&i
->lock
);
512 if (!list_empty(i
->head
)) {
513 if (i
->head
== &up
->list
)
514 i
->head
= i
->head
->next
;
517 BUG_ON(i
->head
!= &up
->list
);
521 spin_unlock_irq(&i
->lock
);
524 static int serial_link_irq_chain(struct uart_sio_port
*up
)
526 struct irq_info
*i
= irq_lists
+ up
->port
.irq
;
527 int ret
, irq_flags
= 0;
529 spin_lock_irq(&i
->lock
);
532 list_add(&up
->list
, i
->head
);
533 spin_unlock_irq(&i
->lock
);
537 INIT_LIST_HEAD(&up
->list
);
539 spin_unlock_irq(&i
->lock
);
541 ret
= request_irq(up
->port
.irq
, m32r_sio_interrupt
,
542 irq_flags
, "SIO0-RX", i
);
543 ret
|= request_irq(up
->port
.irq
+ 1, m32r_sio_interrupt
,
544 irq_flags
, "SIO0-TX", i
);
546 serial_do_unlink(i
, up
);
552 static void serial_unlink_irq_chain(struct uart_sio_port
*up
)
554 struct irq_info
*i
= irq_lists
+ up
->port
.irq
;
556 BUG_ON(i
->head
== NULL
);
558 if (list_empty(i
->head
)) {
559 free_irq(up
->port
.irq
, i
);
560 free_irq(up
->port
.irq
+ 1, i
);
563 serial_do_unlink(i
, up
);
567 * This function is used to handle ports that do not have an interrupt.
569 static void m32r_sio_timeout(unsigned long data
)
571 struct uart_sio_port
*up
= (struct uart_sio_port
*)data
;
572 unsigned int timeout
;
575 sts
= sio_in(up
, SIOSTS
);
577 spin_lock(&up
->port
.lock
);
578 m32r_sio_handle_port(up
, sts
);
579 spin_unlock(&up
->port
.lock
);
582 timeout
= up
->port
.timeout
;
583 timeout
= timeout
> 6 ? (timeout
/ 2 - 2) : 1;
584 mod_timer(&up
->timer
, jiffies
+ timeout
);
587 static unsigned int m32r_sio_tx_empty(struct uart_port
*port
)
589 struct uart_sio_port
*up
=
590 container_of(port
, struct uart_sio_port
, port
);
594 spin_lock_irqsave(&up
->port
.lock
, flags
);
595 ret
= serial_in(up
, UART_LSR
) & UART_LSR_TEMT
? TIOCSER_TEMT
: 0;
596 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
601 static unsigned int m32r_sio_get_mctrl(struct uart_port
*port
)
606 static void m32r_sio_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
611 static void m32r_sio_break_ctl(struct uart_port
*port
, int break_state
)
616 static int m32r_sio_startup(struct uart_port
*port
)
618 struct uart_sio_port
*up
=
619 container_of(port
, struct uart_sio_port
, port
);
625 * If the "interrupt" for this port doesn't correspond with any
626 * hardware interrupt, we use a timer-based system. The original
627 * driver used to do this with IRQ0.
630 unsigned int timeout
= up
->port
.timeout
;
632 timeout
= timeout
> 6 ? (timeout
/ 2 - 2) : 1;
634 up
->timer
.data
= (unsigned long)up
;
635 mod_timer(&up
->timer
, jiffies
+ timeout
);
637 retval
= serial_link_irq_chain(up
);
643 * Finally, enable interrupts. Note: Modem status interrupts
644 * are set via set_termios(), which will be occurring imminently
645 * anyway, so we don't enable them here.
647 * - M32R_PLDSIO: 0x04
649 up
->ier
= UART_IER_MSI
| UART_IER_RLSI
| UART_IER_RDI
;
650 sio_out(up
, SIOTRCR
, up
->ier
);
653 * And clear the interrupt registers again for luck.
660 static void m32r_sio_shutdown(struct uart_port
*port
)
662 struct uart_sio_port
*up
=
663 container_of(port
, struct uart_sio_port
, port
);
666 * Disable interrupts from this port
669 sio_out(up
, SIOTRCR
, 0);
672 * Disable break condition and FIFOs
678 del_timer_sync(&up
->timer
);
680 serial_unlink_irq_chain(up
);
683 static unsigned int m32r_sio_get_divisor(struct uart_port
*port
,
686 return uart_get_divisor(port
, baud
);
689 static void m32r_sio_set_termios(struct uart_port
*port
,
690 struct ktermios
*termios
, struct ktermios
*old
)
692 struct uart_sio_port
*up
=
693 container_of(port
, struct uart_sio_port
, port
);
694 unsigned char cval
= 0;
696 unsigned int baud
, quot
;
698 switch (termios
->c_cflag
& CSIZE
) {
700 cval
= UART_LCR_WLEN5
;
703 cval
= UART_LCR_WLEN6
;
706 cval
= UART_LCR_WLEN7
;
710 cval
= UART_LCR_WLEN8
;
714 if (termios
->c_cflag
& CSTOPB
)
715 cval
|= UART_LCR_STOP
;
716 if (termios
->c_cflag
& PARENB
)
717 cval
|= UART_LCR_PARITY
;
718 if (!(termios
->c_cflag
& PARODD
))
719 cval
|= UART_LCR_EPAR
;
721 if (termios
->c_cflag
& CMSPAR
)
722 cval
|= UART_LCR_SPAR
;
726 * Ask the core to calculate the divisor for us.
728 #ifdef CONFIG_SERIAL_M32R_PLDSIO
729 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/4);
731 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
733 quot
= m32r_sio_get_divisor(port
, baud
);
736 * Ok, we're now changing the port state. Do it with
737 * interrupts disabled.
739 spin_lock_irqsave(&up
->port
.lock
, flags
);
741 sio_set_baud_rate(baud
);
744 * Update the per-port timeout.
746 uart_update_timeout(port
, termios
->c_cflag
, baud
);
748 up
->port
.read_status_mask
= UART_LSR_OE
| UART_LSR_THRE
| UART_LSR_DR
;
749 if (termios
->c_iflag
& INPCK
)
750 up
->port
.read_status_mask
|= UART_LSR_FE
| UART_LSR_PE
;
751 if (termios
->c_iflag
& (IGNBRK
| BRKINT
| PARMRK
))
752 up
->port
.read_status_mask
|= UART_LSR_BI
;
755 * Characteres to ignore
757 up
->port
.ignore_status_mask
= 0;
758 if (termios
->c_iflag
& IGNPAR
)
759 up
->port
.ignore_status_mask
|= UART_LSR_PE
| UART_LSR_FE
;
760 if (termios
->c_iflag
& IGNBRK
) {
761 up
->port
.ignore_status_mask
|= UART_LSR_BI
;
763 * If we're ignoring parity and break indicators,
764 * ignore overruns too (for real raw support).
766 if (termios
->c_iflag
& IGNPAR
)
767 up
->port
.ignore_status_mask
|= UART_LSR_OE
;
771 * ignore all characters if CREAD is not set
773 if ((termios
->c_cflag
& CREAD
) == 0)
774 up
->port
.ignore_status_mask
|= UART_LSR_DR
;
777 * CTS flow control flag and modem status interrupts
779 up
->ier
&= ~UART_IER_MSI
;
780 if (UART_ENABLE_MS(&up
->port
, termios
->c_cflag
))
781 up
->ier
|= UART_IER_MSI
;
783 serial_out(up
, UART_IER
, up
->ier
);
785 up
->lcr
= cval
; /* Save LCR */
786 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
789 static void m32r_sio_pm(struct uart_port
*port
, unsigned int state
,
790 unsigned int oldstate
)
792 struct uart_sio_port
*up
=
793 container_of(port
, struct uart_sio_port
, port
);
796 up
->pm(port
, state
, oldstate
);
800 * Resource handling. This is complicated by the fact that resources
801 * depend on the port type. Maybe we should be claiming the standard
802 * 8250 ports, and then trying to get other resources as necessary?
805 m32r_sio_request_std_resource(struct uart_sio_port
*up
, struct resource
**res
)
807 unsigned int size
= 8 << up
->port
.regshift
;
808 #ifndef CONFIG_SERIAL_M32R_PLDSIO
813 switch (up
->port
.iotype
) {
815 if (up
->port
.mapbase
) {
816 #ifdef CONFIG_SERIAL_M32R_PLDSIO
817 *res
= request_mem_region(up
->port
.mapbase
, size
, "serial");
819 start
= up
->port
.mapbase
;
820 *res
= request_mem_region(start
, size
, "serial");
828 *res
= request_region(up
->port
.iobase
, size
, "serial");
836 static void m32r_sio_release_port(struct uart_port
*port
)
838 struct uart_sio_port
*up
=
839 container_of(port
, struct uart_sio_port
, port
);
840 unsigned long start
, offset
= 0, size
= 0;
842 size
<<= up
->port
.regshift
;
844 switch (up
->port
.iotype
) {
846 if (up
->port
.mapbase
) {
850 iounmap(up
->port
.membase
);
851 up
->port
.membase
= NULL
;
853 start
= up
->port
.mapbase
;
856 release_mem_region(start
+ offset
, size
);
857 release_mem_region(start
, 8 << up
->port
.regshift
);
862 start
= up
->port
.iobase
;
865 release_region(start
+ offset
, size
);
866 release_region(start
+ offset
, 8 << up
->port
.regshift
);
874 static int m32r_sio_request_port(struct uart_port
*port
)
876 struct uart_sio_port
*up
=
877 container_of(port
, struct uart_sio_port
, port
);
878 struct resource
*res
= NULL
;
881 ret
= m32r_sio_request_std_resource(up
, &res
);
884 * If we have a mapbase, then request that as well.
886 if (ret
== 0 && up
->port
.flags
& UPF_IOREMAP
) {
887 int size
= resource_size(res
);
889 up
->port
.membase
= ioremap(up
->port
.mapbase
, size
);
890 if (!up
->port
.membase
)
896 release_resource(res
);
902 static void m32r_sio_config_port(struct uart_port
*port
, int unused
)
904 struct uart_sio_port
*up
=
905 container_of(port
, struct uart_sio_port
, port
);
908 spin_lock_irqsave(&up
->port
.lock
, flags
);
910 up
->port
.fifosize
= 1;
912 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
916 m32r_sio_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
918 if (ser
->irq
>= nr_irqs
|| ser
->irq
< 0 || ser
->baud_base
< 9600)
923 static struct uart_ops m32r_sio_pops
= {
924 .tx_empty
= m32r_sio_tx_empty
,
925 .set_mctrl
= m32r_sio_set_mctrl
,
926 .get_mctrl
= m32r_sio_get_mctrl
,
927 .stop_tx
= m32r_sio_stop_tx
,
928 .start_tx
= m32r_sio_start_tx
,
929 .stop_rx
= m32r_sio_stop_rx
,
930 .enable_ms
= m32r_sio_enable_ms
,
931 .break_ctl
= m32r_sio_break_ctl
,
932 .startup
= m32r_sio_startup
,
933 .shutdown
= m32r_sio_shutdown
,
934 .set_termios
= m32r_sio_set_termios
,
936 .release_port
= m32r_sio_release_port
,
937 .request_port
= m32r_sio_request_port
,
938 .config_port
= m32r_sio_config_port
,
939 .verify_port
= m32r_sio_verify_port
,
942 static struct uart_sio_port m32r_sio_ports
[UART_NR
];
944 static void __init
m32r_sio_init_ports(void)
946 struct uart_sio_port
*up
;
947 static int first
= 1;
954 for (i
= 0, up
= m32r_sio_ports
; i
< ARRAY_SIZE(old_serial_port
);
956 up
->port
.iobase
= old_serial_port
[i
].port
;
957 up
->port
.irq
= irq_canonicalize(old_serial_port
[i
].irq
);
958 up
->port
.uartclk
= old_serial_port
[i
].baud_base
* 16;
959 up
->port
.flags
= old_serial_port
[i
].flags
;
960 up
->port
.membase
= old_serial_port
[i
].iomem_base
;
961 up
->port
.iotype
= old_serial_port
[i
].io_type
;
962 up
->port
.regshift
= old_serial_port
[i
].iomem_reg_shift
;
963 up
->port
.ops
= &m32r_sio_pops
;
967 static void __init
m32r_sio_register_ports(struct uart_driver
*drv
)
971 m32r_sio_init_ports();
973 for (i
= 0; i
< UART_NR
; i
++) {
974 struct uart_sio_port
*up
= &m32r_sio_ports
[i
];
977 up
->port
.ops
= &m32r_sio_pops
;
978 init_timer(&up
->timer
);
979 up
->timer
.function
= m32r_sio_timeout
;
984 uart_add_one_port(drv
, &up
->port
);
988 #ifdef CONFIG_SERIAL_M32R_SIO_CONSOLE
991 * Wait for transmitter & holding register to empty
993 static inline void wait_for_xmitr(struct uart_sio_port
*up
)
995 unsigned int status
, tmout
= 10000;
997 /* Wait up to 10ms for the character(s) to be sent. */
999 status
= sio_in(up
, SIOSTS
);
1004 } while ((status
& UART_EMPTY
) != UART_EMPTY
);
1006 /* Wait up to 1s for flow control if necessary */
1007 if (up
->port
.flags
& UPF_CONS_FLOW
) {
1014 static void m32r_sio_console_putchar(struct uart_port
*port
, int ch
)
1016 struct uart_sio_port
*up
=
1017 container_of(port
, struct uart_sio_port
, port
);
1020 sio_out(up
, SIOTXB
, ch
);
1024 * Print a string to the serial port trying not to disturb
1025 * any possible real use of the port...
1027 * The console_lock must be held when we get here.
1029 static void m32r_sio_console_write(struct console
*co
, const char *s
,
1032 struct uart_sio_port
*up
= &m32r_sio_ports
[co
->index
];
1036 * First save the UER then disable the interrupts
1038 ier
= sio_in(up
, SIOTRCR
);
1039 sio_out(up
, SIOTRCR
, 0);
1041 uart_console_write(&up
->port
, s
, count
, m32r_sio_console_putchar
);
1044 * Finally, wait for transmitter to become empty
1045 * and restore the IER
1048 sio_out(up
, SIOTRCR
, ier
);
1051 static int __init
m32r_sio_console_setup(struct console
*co
, char *options
)
1053 struct uart_port
*port
;
1060 * Check whether an invalid uart number has been specified, and
1061 * if so, search for the first available port that does have
1064 if (co
->index
>= UART_NR
)
1066 port
= &m32r_sio_ports
[co
->index
].port
;
1071 spin_lock_init(&port
->lock
);
1074 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1076 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
1079 static struct uart_driver m32r_sio_reg
;
1080 static struct console m32r_sio_console
= {
1082 .write
= m32r_sio_console_write
,
1083 .device
= uart_console_device
,
1084 .setup
= m32r_sio_console_setup
,
1085 .flags
= CON_PRINTBUFFER
,
1087 .data
= &m32r_sio_reg
,
1090 static int __init
m32r_sio_console_init(void)
1094 m32r_sio_init_ports();
1095 register_console(&m32r_sio_console
);
1098 console_initcall(m32r_sio_console_init
);
1100 #define M32R_SIO_CONSOLE &m32r_sio_console
1102 #define M32R_SIO_CONSOLE NULL
1105 static struct uart_driver m32r_sio_reg
= {
1106 .owner
= THIS_MODULE
,
1107 .driver_name
= "sio",
1112 .cons
= M32R_SIO_CONSOLE
,
1116 * m32r_sio_suspend_port - suspend one serial port
1117 * @line: serial line number
1119 * Suspend one serial port.
1121 void m32r_sio_suspend_port(int line
)
1123 uart_suspend_port(&m32r_sio_reg
, &m32r_sio_ports
[line
].port
);
1127 * m32r_sio_resume_port - resume one serial port
1128 * @line: serial line number
1130 * Resume one serial port.
1132 void m32r_sio_resume_port(int line
)
1134 uart_resume_port(&m32r_sio_reg
, &m32r_sio_ports
[line
].port
);
1137 static int __init
m32r_sio_init(void)
1141 printk(KERN_INFO
"Serial: M32R SIO driver\n");
1143 for (i
= 0; i
< nr_irqs
; i
++)
1144 spin_lock_init(&irq_lists
[i
].lock
);
1146 ret
= uart_register_driver(&m32r_sio_reg
);
1148 m32r_sio_register_ports(&m32r_sio_reg
);
1153 static void __exit
m32r_sio_exit(void)
1157 for (i
= 0; i
< UART_NR
; i
++)
1158 uart_remove_one_port(&m32r_sio_reg
, &m32r_sio_ports
[i
].port
);
1160 uart_unregister_driver(&m32r_sio_reg
);
1163 module_init(m32r_sio_init
);
1164 module_exit(m32r_sio_exit
);
1166 EXPORT_SYMBOL(m32r_sio_suspend_port
);
1167 EXPORT_SYMBOL(m32r_sio_resume_port
);
1169 MODULE_LICENSE("GPL");
1170 MODULE_DESCRIPTION("Generic M32R SIO serial driver");