2 * cpufreq driver for Enhanced SpeedStep, as found in Intel's Pentium
3 * M (part of the Centrino chipset).
5 * Since the original Pentium M, most new Intel CPUs support Enhanced
8 * Despite the "SpeedStep" in the name, this is almost entirely unlike
9 * traditional SpeedStep.
11 * Modelled on speedstep.c
13 * Copyright (C) 2003 Jeremy Fitzhardinge <jeremy@goop.org>
16 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/init.h>
21 #include <linux/cpufreq.h>
22 #include <linux/sched.h> /* current */
23 #include <linux/delay.h>
24 #include <linux/compiler.h>
25 #include <linux/gfp.h>
28 #include <asm/processor.h>
29 #include <asm/cpufeature.h>
30 #include <asm/cpu_device_id.h>
32 #define MAINTAINER "linux-pm@vger.kernel.org"
34 #define INTEL_MSR_RANGE (0xffff)
38 __u8 x86
; /* CPU family */
39 __u8 x86_model
; /* model */
40 __u8 x86_mask
; /* stepping */
52 static const struct cpu_id cpu_ids
[] = {
53 [CPU_BANIAS
] = { 6, 9, 5 },
54 [CPU_DOTHAN_A1
] = { 6, 13, 1 },
55 [CPU_DOTHAN_A2
] = { 6, 13, 2 },
56 [CPU_DOTHAN_B0
] = { 6, 13, 6 },
57 [CPU_MP4HT_D0
] = {15, 3, 4 },
58 [CPU_MP4HT_E0
] = {15, 4, 1 },
60 #define N_IDS ARRAY_SIZE(cpu_ids)
64 const struct cpu_id
*cpu_id
;
65 const char *model_name
;
66 unsigned max_freq
; /* max clock in kHz */
68 struct cpufreq_frequency_table
*op_points
; /* clock/voltage pairs */
70 static int centrino_verify_cpu_id(const struct cpuinfo_x86
*c
,
71 const struct cpu_id
*x
);
73 /* Operating points for current CPU */
74 static DEFINE_PER_CPU(struct cpu_model
*, centrino_model
);
75 static DEFINE_PER_CPU(const struct cpu_id
*, centrino_cpu
);
77 static struct cpufreq_driver centrino_driver
;
79 #ifdef CONFIG_X86_SPEEDSTEP_CENTRINO_TABLE
81 /* Computes the correct form for IA32_PERF_CTL MSR for a particular
82 frequency/voltage operating point; frequency in MHz, volts in mV.
83 This is stored as "driver_data" in the structure. */
86 .frequency = (mhz) * 1000, \
87 .driver_data = (((mhz)/100) << 8) | ((mv - 700) / 16) \
91 * These voltage tables were derived from the Intel Pentium M
92 * datasheet, document 25261202.pdf, Table 5. I have verified they
93 * are consistent with my IBM ThinkPad X31, which has a 1.3GHz Pentium
97 /* Ultra Low Voltage Intel Pentium M processor 900MHz (Banias) */
98 static struct cpufreq_frequency_table banias_900
[] =
103 { .frequency
= CPUFREQ_TABLE_END
}
106 /* Ultra Low Voltage Intel Pentium M processor 1000MHz (Banias) */
107 static struct cpufreq_frequency_table banias_1000
[] =
113 { .frequency
= CPUFREQ_TABLE_END
}
116 /* Low Voltage Intel Pentium M processor 1.10GHz (Banias) */
117 static struct cpufreq_frequency_table banias_1100
[] =
124 { .frequency
= CPUFREQ_TABLE_END
}
128 /* Low Voltage Intel Pentium M processor 1.20GHz (Banias) */
129 static struct cpufreq_frequency_table banias_1200
[] =
137 { .frequency
= CPUFREQ_TABLE_END
}
140 /* Intel Pentium M processor 1.30GHz (Banias) */
141 static struct cpufreq_frequency_table banias_1300
[] =
148 { .frequency
= CPUFREQ_TABLE_END
}
151 /* Intel Pentium M processor 1.40GHz (Banias) */
152 static struct cpufreq_frequency_table banias_1400
[] =
159 { .frequency
= CPUFREQ_TABLE_END
}
162 /* Intel Pentium M processor 1.50GHz (Banias) */
163 static struct cpufreq_frequency_table banias_1500
[] =
171 { .frequency
= CPUFREQ_TABLE_END
}
174 /* Intel Pentium M processor 1.60GHz (Banias) */
175 static struct cpufreq_frequency_table banias_1600
[] =
183 { .frequency
= CPUFREQ_TABLE_END
}
186 /* Intel Pentium M processor 1.70GHz (Banias) */
187 static struct cpufreq_frequency_table banias_1700
[] =
195 { .frequency
= CPUFREQ_TABLE_END
}
199 #define _BANIAS(cpuid, max, name) \
201 .model_name = "Intel(R) Pentium(R) M processor " name "MHz", \
202 .max_freq = (max)*1000, \
203 .op_points = banias_##max, \
205 #define BANIAS(max) _BANIAS(&cpu_ids[CPU_BANIAS], max, #max)
207 /* CPU models, their operating frequency range, and freq/voltage
209 static struct cpu_model models
[] =
211 _BANIAS(&cpu_ids
[CPU_BANIAS
], 900, " 900"),
221 /* NULL model_name is a wildcard */
222 { &cpu_ids
[CPU_DOTHAN_A1
], NULL
, 0, NULL
},
223 { &cpu_ids
[CPU_DOTHAN_A2
], NULL
, 0, NULL
},
224 { &cpu_ids
[CPU_DOTHAN_B0
], NULL
, 0, NULL
},
225 { &cpu_ids
[CPU_MP4HT_D0
], NULL
, 0, NULL
},
226 { &cpu_ids
[CPU_MP4HT_E0
], NULL
, 0, NULL
},
233 static int centrino_cpu_init_table(struct cpufreq_policy
*policy
)
235 struct cpuinfo_x86
*cpu
= &cpu_data(policy
->cpu
);
236 struct cpu_model
*model
;
238 for(model
= models
; model
->cpu_id
!= NULL
; model
++)
239 if (centrino_verify_cpu_id(cpu
, model
->cpu_id
) &&
240 (model
->model_name
== NULL
||
241 strcmp(cpu
->x86_model_id
, model
->model_name
) == 0))
244 if (model
->cpu_id
== NULL
) {
245 /* No match at all */
246 pr_debug("no support for CPU model \"%s\": "
247 "send /proc/cpuinfo to " MAINTAINER
"\n",
252 if (model
->op_points
== NULL
) {
253 /* Matched a non-match */
254 pr_debug("no table support for CPU model \"%s\"\n",
256 pr_debug("try using the acpi-cpufreq driver\n");
260 per_cpu(centrino_model
, policy
->cpu
) = model
;
262 pr_debug("found \"%s\": max frequency: %dkHz\n",
263 model
->model_name
, model
->max_freq
);
269 static inline int centrino_cpu_init_table(struct cpufreq_policy
*policy
)
273 #endif /* CONFIG_X86_SPEEDSTEP_CENTRINO_TABLE */
275 static int centrino_verify_cpu_id(const struct cpuinfo_x86
*c
,
276 const struct cpu_id
*x
)
278 if ((c
->x86
== x
->x86
) &&
279 (c
->x86_model
== x
->x86_model
) &&
280 (c
->x86_mask
== x
->x86_mask
))
285 /* To be called only after centrino_model is initialized */
286 static unsigned extract_clock(unsigned msr
, unsigned int cpu
, int failsafe
)
291 * Extract clock in kHz from PERF_CTL value
292 * for centrino, as some DSDTs are buggy.
293 * Ideally, this can be done using the acpi_data structure.
295 if ((per_cpu(centrino_cpu
, cpu
) == &cpu_ids
[CPU_BANIAS
]) ||
296 (per_cpu(centrino_cpu
, cpu
) == &cpu_ids
[CPU_DOTHAN_A1
]) ||
297 (per_cpu(centrino_cpu
, cpu
) == &cpu_ids
[CPU_DOTHAN_B0
])) {
298 msr
= (msr
>> 8) & 0xff;
302 if ((!per_cpu(centrino_model
, cpu
)) ||
303 (!per_cpu(centrino_model
, cpu
)->op_points
))
308 per_cpu(centrino_model
, cpu
)->op_points
[i
].frequency
309 != CPUFREQ_TABLE_END
;
311 if (msr
== per_cpu(centrino_model
, cpu
)->op_points
[i
].driver_data
)
312 return per_cpu(centrino_model
, cpu
)->
313 op_points
[i
].frequency
;
316 return per_cpu(centrino_model
, cpu
)->op_points
[i
-1].frequency
;
321 /* Return the current CPU frequency in kHz */
322 static unsigned int get_cur_freq(unsigned int cpu
)
327 rdmsr_on_cpu(cpu
, MSR_IA32_PERF_STATUS
, &l
, &h
);
328 clock_freq
= extract_clock(l
, cpu
, 0);
330 if (unlikely(clock_freq
== 0)) {
332 * On some CPUs, we can see transient MSR values (which are
333 * not present in _PSS), while CPU is doing some automatic
334 * P-state transition (like TM2). Get the last freq set
337 rdmsr_on_cpu(cpu
, MSR_IA32_PERF_CTL
, &l
, &h
);
338 clock_freq
= extract_clock(l
, cpu
, 1);
344 static int centrino_cpu_init(struct cpufreq_policy
*policy
)
346 struct cpuinfo_x86
*cpu
= &cpu_data(policy
->cpu
);
350 /* Only Intel makes Enhanced Speedstep-capable CPUs */
351 if (cpu
->x86_vendor
!= X86_VENDOR_INTEL
||
352 !cpu_has(cpu
, X86_FEATURE_EST
))
355 if (cpu_has(cpu
, X86_FEATURE_CONSTANT_TSC
))
356 centrino_driver
.flags
|= CPUFREQ_CONST_LOOPS
;
358 if (policy
->cpu
!= 0)
361 for (i
= 0; i
< N_IDS
; i
++)
362 if (centrino_verify_cpu_id(cpu
, &cpu_ids
[i
]))
366 per_cpu(centrino_cpu
, policy
->cpu
) = &cpu_ids
[i
];
368 if (!per_cpu(centrino_cpu
, policy
->cpu
)) {
369 pr_debug("found unsupported CPU with "
370 "Enhanced SpeedStep: send /proc/cpuinfo to "
375 if (centrino_cpu_init_table(policy
))
378 /* Check to see if Enhanced SpeedStep is enabled, and try to
380 rdmsr(MSR_IA32_MISC_ENABLE
, l
, h
);
382 if (!(l
& MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP
)) {
383 l
|= MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP
;
384 pr_debug("trying to enable Enhanced SpeedStep (%x)\n", l
);
385 wrmsr(MSR_IA32_MISC_ENABLE
, l
, h
);
387 /* check to see if it stuck */
388 rdmsr(MSR_IA32_MISC_ENABLE
, l
, h
);
389 if (!(l
& MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP
)) {
390 pr_info("couldn't enable Enhanced SpeedStep\n");
395 policy
->cpuinfo
.transition_latency
= 10000;
396 /* 10uS transition latency */
398 return cpufreq_table_validate_and_show(policy
,
399 per_cpu(centrino_model
, policy
->cpu
)->op_points
);
402 static int centrino_cpu_exit(struct cpufreq_policy
*policy
)
404 unsigned int cpu
= policy
->cpu
;
406 if (!per_cpu(centrino_model
, cpu
))
409 per_cpu(centrino_model
, cpu
) = NULL
;
415 * centrino_setpolicy - set a new CPUFreq policy
416 * @policy: new policy
417 * @index: index of target frequency
419 * Sets a new CPUFreq policy.
421 static int centrino_target(struct cpufreq_policy
*policy
, unsigned int index
)
423 unsigned int msr
, oldmsr
= 0, h
= 0, cpu
= policy
->cpu
;
425 unsigned int j
, first_cpu
;
426 struct cpufreq_frequency_table
*op_points
;
427 cpumask_var_t covered_cpus
;
429 if (unlikely(!zalloc_cpumask_var(&covered_cpus
, GFP_KERNEL
)))
432 if (unlikely(per_cpu(centrino_model
, cpu
) == NULL
)) {
438 op_points
= &per_cpu(centrino_model
, cpu
)->op_points
[index
];
439 for_each_cpu(j
, policy
->cpus
) {
443 * Support for SMP systems.
444 * Make sure we are running on CPU that wants to change freq
446 if (policy
->shared_type
== CPUFREQ_SHARED_TYPE_ANY
)
447 good_cpu
= cpumask_any_and(policy
->cpus
,
452 if (good_cpu
>= nr_cpu_ids
) {
453 pr_debug("couldn't limit to CPUs in this domain\n");
456 /* We haven't started the transition yet. */
462 msr
= op_points
->driver_data
;
465 rdmsr_on_cpu(good_cpu
, MSR_IA32_PERF_CTL
, &oldmsr
, &h
);
466 if (msr
== (oldmsr
& 0xffff)) {
467 pr_debug("no change needed - msr was and needs "
468 "to be %x\n", oldmsr
);
474 /* all but 16 LSB are reserved, treat them with care */
480 wrmsr_on_cpu(good_cpu
, MSR_IA32_PERF_CTL
, oldmsr
, h
);
481 if (policy
->shared_type
== CPUFREQ_SHARED_TYPE_ANY
)
484 cpumask_set_cpu(j
, covered_cpus
);
487 if (unlikely(retval
)) {
489 * We have failed halfway through the frequency change.
490 * We have sent callbacks to policy->cpus and
491 * MSRs have already been written on coverd_cpus.
495 for_each_cpu(j
, covered_cpus
)
496 wrmsr_on_cpu(j
, MSR_IA32_PERF_CTL
, oldmsr
, h
);
501 free_cpumask_var(covered_cpus
);
505 static struct cpufreq_driver centrino_driver
= {
506 .name
= "centrino", /* should be speedstep-centrino,
507 but there's a 16 char limit */
508 .init
= centrino_cpu_init
,
509 .exit
= centrino_cpu_exit
,
510 .verify
= cpufreq_generic_frequency_table_verify
,
511 .target_index
= centrino_target
,
513 .attr
= cpufreq_generic_attr
,
517 * This doesn't replace the detailed checks above because
518 * the generic CPU IDs don't have a way to match for steppings
519 * or ASCII model IDs.
521 static const struct x86_cpu_id centrino_ids
[] = {
522 { X86_VENDOR_INTEL
, 6, 9, X86_FEATURE_EST
},
523 { X86_VENDOR_INTEL
, 6, 13, X86_FEATURE_EST
},
524 { X86_VENDOR_INTEL
, 6, 13, X86_FEATURE_EST
},
525 { X86_VENDOR_INTEL
, 6, 13, X86_FEATURE_EST
},
526 { X86_VENDOR_INTEL
, 15, 3, X86_FEATURE_EST
},
527 { X86_VENDOR_INTEL
, 15, 4, X86_FEATURE_EST
},
531 /* Autoload or not? Do not for now. */
532 MODULE_DEVICE_TABLE(x86cpu
, centrino_ids
);
536 * centrino_init - initializes the Enhanced SpeedStep CPUFreq driver
538 * Initializes the Enhanced SpeedStep support. Returns -ENODEV on
539 * unsupported devices, -ENOENT if there's no voltage table for this
540 * particular CPU model, -EINVAL on problems during initiatization,
541 * and zero on success.
543 * This is quite picky. Not only does the CPU have to advertise the
544 * "est" flag in the cpuid capability flags, we look for a specific
545 * CPU model and stepping, and we need to have the exact model name in
546 * our voltage tables. That is, be paranoid about not releasing
547 * someone's valuable magic smoke.
549 static int __init
centrino_init(void)
551 if (!x86_match_cpu(centrino_ids
))
553 return cpufreq_register_driver(¢rino_driver
);
556 static void __exit
centrino_exit(void)
558 cpufreq_unregister_driver(¢rino_driver
);
561 MODULE_AUTHOR ("Jeremy Fitzhardinge <jeremy@goop.org>");
562 MODULE_DESCRIPTION ("Enhanced SpeedStep driver for Intel Pentium M processors.");
563 MODULE_LICENSE ("GPL");
565 late_initcall(centrino_init
);
566 module_exit(centrino_exit
);