2 * MediaTek display pulse-width-modulation controller driver.
3 * Copyright (c) 2015 MediaTek Inc.
4 * Author: YH Huang <yh.huang@mediatek.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
16 #include <linux/clk.h>
17 #include <linux/err.h>
19 #include <linux/module.h>
21 #include <linux/of_device.h>
22 #include <linux/platform_device.h>
23 #include <linux/pwm.h>
24 #include <linux/slab.h>
26 #define DISP_PWM_EN 0x00
28 #define PWM_CLKDIV_SHIFT 16
29 #define PWM_CLKDIV_MAX 0x3ff
30 #define PWM_CLKDIV_MASK (PWM_CLKDIV_MAX << PWM_CLKDIV_SHIFT)
32 #define PWM_PERIOD_BIT_WIDTH 12
33 #define PWM_PERIOD_MASK ((1 << PWM_PERIOD_BIT_WIDTH) - 1)
35 #define PWM_HIGH_WIDTH_SHIFT 16
36 #define PWM_HIGH_WIDTH_MASK (0x1fff << PWM_HIGH_WIDTH_SHIFT)
46 unsigned int commit_mask
;
48 unsigned int bls_debug
;
54 const struct mtk_pwm_data
*data
;
60 static inline struct mtk_disp_pwm
*to_mtk_disp_pwm(struct pwm_chip
*chip
)
62 return container_of(chip
, struct mtk_disp_pwm
, chip
);
65 static void mtk_disp_pwm_update_bits(struct mtk_disp_pwm
*mdp
, u32 offset
,
68 void __iomem
*address
= mdp
->base
+ offset
;
71 value
= readl(address
);
74 writel(value
, address
);
77 static int mtk_disp_pwm_config(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
78 int duty_ns
, int period_ns
)
80 struct mtk_disp_pwm
*mdp
= to_mtk_disp_pwm(chip
);
81 u32 clk_div
, period
, high_width
, value
;
86 * Find period, high_width and clk_div to suit duty_ns and period_ns.
87 * Calculate proper div value to keep period value in the bound.
89 * period_ns = 10^9 * (clk_div + 1) * (period + 1) / PWM_CLK_RATE
90 * duty_ns = 10^9 * (clk_div + 1) * high_width / PWM_CLK_RATE
92 * period = (PWM_CLK_RATE * period_ns) / (10^9 * (clk_div + 1)) - 1
93 * high_width = (PWM_CLK_RATE * duty_ns) / (10^9 * (clk_div + 1))
95 rate
= clk_get_rate(mdp
->clk_main
);
96 clk_div
= div_u64(rate
* period_ns
, NSEC_PER_SEC
) >>
98 if (clk_div
> PWM_CLKDIV_MAX
)
101 div
= NSEC_PER_SEC
* (clk_div
+ 1);
102 period
= div64_u64(rate
* period_ns
, div
);
106 high_width
= div64_u64(rate
* duty_ns
, div
);
107 value
= period
| (high_width
<< PWM_HIGH_WIDTH_SHIFT
);
109 err
= clk_enable(mdp
->clk_main
);
113 err
= clk_enable(mdp
->clk_mm
);
115 clk_disable(mdp
->clk_main
);
119 mtk_disp_pwm_update_bits(mdp
, mdp
->data
->con0
,
121 clk_div
<< PWM_CLKDIV_SHIFT
);
122 mtk_disp_pwm_update_bits(mdp
, mdp
->data
->con1
,
123 PWM_PERIOD_MASK
| PWM_HIGH_WIDTH_MASK
,
126 if (mdp
->data
->has_commit
) {
127 mtk_disp_pwm_update_bits(mdp
, mdp
->data
->commit
,
128 mdp
->data
->commit_mask
,
129 mdp
->data
->commit_mask
);
130 mtk_disp_pwm_update_bits(mdp
, mdp
->data
->commit
,
131 mdp
->data
->commit_mask
,
135 clk_disable(mdp
->clk_mm
);
136 clk_disable(mdp
->clk_main
);
141 static int mtk_disp_pwm_enable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
143 struct mtk_disp_pwm
*mdp
= to_mtk_disp_pwm(chip
);
146 err
= clk_enable(mdp
->clk_main
);
150 err
= clk_enable(mdp
->clk_mm
);
152 clk_disable(mdp
->clk_main
);
156 mtk_disp_pwm_update_bits(mdp
, DISP_PWM_EN
, mdp
->data
->enable_mask
,
157 mdp
->data
->enable_mask
);
162 static void mtk_disp_pwm_disable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
164 struct mtk_disp_pwm
*mdp
= to_mtk_disp_pwm(chip
);
166 mtk_disp_pwm_update_bits(mdp
, DISP_PWM_EN
, mdp
->data
->enable_mask
,
169 clk_disable(mdp
->clk_mm
);
170 clk_disable(mdp
->clk_main
);
173 static const struct pwm_ops mtk_disp_pwm_ops
= {
174 .config
= mtk_disp_pwm_config
,
175 .enable
= mtk_disp_pwm_enable
,
176 .disable
= mtk_disp_pwm_disable
,
177 .owner
= THIS_MODULE
,
180 static int mtk_disp_pwm_probe(struct platform_device
*pdev
)
182 struct mtk_disp_pwm
*mdp
;
186 mdp
= devm_kzalloc(&pdev
->dev
, sizeof(*mdp
), GFP_KERNEL
);
190 mdp
->data
= of_device_get_match_data(&pdev
->dev
);
192 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
193 mdp
->base
= devm_ioremap_resource(&pdev
->dev
, r
);
194 if (IS_ERR(mdp
->base
))
195 return PTR_ERR(mdp
->base
);
197 mdp
->clk_main
= devm_clk_get(&pdev
->dev
, "main");
198 if (IS_ERR(mdp
->clk_main
))
199 return PTR_ERR(mdp
->clk_main
);
201 mdp
->clk_mm
= devm_clk_get(&pdev
->dev
, "mm");
202 if (IS_ERR(mdp
->clk_mm
))
203 return PTR_ERR(mdp
->clk_mm
);
205 ret
= clk_prepare(mdp
->clk_main
);
209 ret
= clk_prepare(mdp
->clk_mm
);
211 goto disable_clk_main
;
213 mdp
->chip
.dev
= &pdev
->dev
;
214 mdp
->chip
.ops
= &mtk_disp_pwm_ops
;
218 ret
= pwmchip_add(&mdp
->chip
);
220 dev_err(&pdev
->dev
, "pwmchip_add() failed: %d\n", ret
);
224 platform_set_drvdata(pdev
, mdp
);
227 * For MT2701, disable double buffer before writing register
228 * and select manual mode and use PWM_PERIOD/PWM_HIGH_WIDTH.
230 if (!mdp
->data
->has_commit
) {
231 mtk_disp_pwm_update_bits(mdp
, mdp
->data
->bls_debug
,
232 mdp
->data
->bls_debug_mask
,
233 mdp
->data
->bls_debug_mask
);
234 mtk_disp_pwm_update_bits(mdp
, mdp
->data
->con0
,
236 mdp
->data
->con0_sel
);
242 clk_unprepare(mdp
->clk_mm
);
244 clk_unprepare(mdp
->clk_main
);
248 static int mtk_disp_pwm_remove(struct platform_device
*pdev
)
250 struct mtk_disp_pwm
*mdp
= platform_get_drvdata(pdev
);
253 ret
= pwmchip_remove(&mdp
->chip
);
254 clk_unprepare(mdp
->clk_mm
);
255 clk_unprepare(mdp
->clk_main
);
260 static const struct mtk_pwm_data mt2701_pwm_data
= {
261 .enable_mask
= BIT(16),
267 .bls_debug_mask
= 0x3,
270 static const struct mtk_pwm_data mt8173_pwm_data
= {
271 .enable_mask
= BIT(0),
280 static const struct of_device_id mtk_disp_pwm_of_match
[] = {
281 { .compatible
= "mediatek,mt2701-disp-pwm", .data
= &mt2701_pwm_data
},
282 { .compatible
= "mediatek,mt6595-disp-pwm", .data
= &mt8173_pwm_data
},
283 { .compatible
= "mediatek,mt8173-disp-pwm", .data
= &mt8173_pwm_data
},
286 MODULE_DEVICE_TABLE(of
, mtk_disp_pwm_of_match
);
288 static struct platform_driver mtk_disp_pwm_driver
= {
290 .name
= "mediatek-disp-pwm",
291 .of_match_table
= mtk_disp_pwm_of_match
,
293 .probe
= mtk_disp_pwm_probe
,
294 .remove
= mtk_disp_pwm_remove
,
296 module_platform_driver(mtk_disp_pwm_driver
);
298 MODULE_AUTHOR("YH Huang <yh.huang@mediatek.com>");
299 MODULE_DESCRIPTION("MediaTek SoC display PWM driver");
300 MODULE_LICENSE("GPL v2");