2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2014 QLogic Corporation
5 * See LICENSE.qla2xxx for copyright and licensing details.
10 /* note default template is in big endian */
11 static const uint32_t ql27xx_fwdt_default_template
[] = {
12 0x63000000, 0xa4000000, 0x7c050000, 0x00000000,
13 0x30000000, 0x01000000, 0x00000000, 0xc0406eb4,
14 0x00000000, 0x00000000, 0x00000000, 0x00000000,
15 0x00000000, 0x00000000, 0x00000000, 0x00000000,
16 0x00000000, 0x00000000, 0x00000000, 0x00000000,
17 0x00000000, 0x00000000, 0x00000000, 0x00000000,
18 0x00000000, 0x00000000, 0x00000000, 0x00000000,
19 0x00000000, 0x00000000, 0x00000000, 0x00000000,
20 0x00000000, 0x00000000, 0x00000000, 0x00000000,
21 0x00000000, 0x00000000, 0x00000000, 0x00000000,
22 0x00000000, 0x04010000, 0x14000000, 0x00000000,
23 0x02000000, 0x44000000, 0x09010000, 0x10000000,
24 0x00000000, 0x02000000, 0x01010000, 0x1c000000,
25 0x00000000, 0x02000000, 0x00600000, 0x00000000,
26 0xc0000000, 0x01010000, 0x1c000000, 0x00000000,
27 0x02000000, 0x00600000, 0x00000000, 0xcc000000,
28 0x01010000, 0x1c000000, 0x00000000, 0x02000000,
29 0x10600000, 0x00000000, 0xd4000000, 0x01010000,
30 0x1c000000, 0x00000000, 0x02000000, 0x700f0000,
31 0x00000060, 0xf0000000, 0x00010000, 0x18000000,
32 0x00000000, 0x02000000, 0x00700000, 0x041000c0,
33 0x00010000, 0x18000000, 0x00000000, 0x02000000,
34 0x10700000, 0x041000c0, 0x00010000, 0x18000000,
35 0x00000000, 0x02000000, 0x40700000, 0x041000c0,
36 0x01010000, 0x1c000000, 0x00000000, 0x02000000,
37 0x007c0000, 0x01000000, 0xc0000000, 0x00010000,
38 0x18000000, 0x00000000, 0x02000000, 0x007c0000,
39 0x040300c4, 0x00010000, 0x18000000, 0x00000000,
40 0x02000000, 0x007c0000, 0x040100c0, 0x01010000,
41 0x1c000000, 0x00000000, 0x02000000, 0x007c0000,
42 0x00000000, 0xc0000000, 0x00010000, 0x18000000,
43 0x00000000, 0x02000000, 0x007c0000, 0x04200000,
44 0x0b010000, 0x18000000, 0x00000000, 0x02000000,
45 0x0c000000, 0x00000000, 0x02010000, 0x20000000,
46 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
47 0xf0000000, 0x000000b0, 0x02010000, 0x20000000,
48 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
49 0xf0000000, 0x000010b0, 0x02010000, 0x20000000,
50 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
51 0xf0000000, 0x000020b0, 0x02010000, 0x20000000,
52 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
53 0xf0000000, 0x000030b0, 0x02010000, 0x20000000,
54 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
55 0xf0000000, 0x000040b0, 0x02010000, 0x20000000,
56 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
57 0xf0000000, 0x000050b0, 0x02010000, 0x20000000,
58 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
59 0xf0000000, 0x000060b0, 0x02010000, 0x20000000,
60 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
61 0xf0000000, 0x000070b0, 0x02010000, 0x20000000,
62 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
63 0xf0000000, 0x000080b0, 0x02010000, 0x20000000,
64 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
65 0xf0000000, 0x000090b0, 0x02010000, 0x20000000,
66 0x00000000, 0x02000000, 0x700f0000, 0x040100fc,
67 0xf0000000, 0x0000a0b0, 0x00010000, 0x18000000,
68 0x00000000, 0x02000000, 0x0a000000, 0x040100c0,
69 0x00010000, 0x18000000, 0x00000000, 0x02000000,
70 0x0a000000, 0x04200080, 0x00010000, 0x18000000,
71 0x00000000, 0x02000000, 0x00be0000, 0x041000c0,
72 0x00010000, 0x18000000, 0x00000000, 0x02000000,
73 0x10be0000, 0x041000c0, 0x00010000, 0x18000000,
74 0x00000000, 0x02000000, 0x20be0000, 0x041000c0,
75 0x00010000, 0x18000000, 0x00000000, 0x02000000,
76 0x30be0000, 0x041000c0, 0x00010000, 0x18000000,
77 0x00000000, 0x02000000, 0x00b00000, 0x041000c0,
78 0x00010000, 0x18000000, 0x00000000, 0x02000000,
79 0x10b00000, 0x041000c0, 0x00010000, 0x18000000,
80 0x00000000, 0x02000000, 0x20b00000, 0x041000c0,
81 0x00010000, 0x18000000, 0x00000000, 0x02000000,
82 0x30b00000, 0x041000c0, 0x00010000, 0x18000000,
83 0x00000000, 0x02000000, 0x00300000, 0x041000c0,
84 0x00010000, 0x18000000, 0x00000000, 0x02000000,
85 0x10300000, 0x041000c0, 0x00010000, 0x18000000,
86 0x00000000, 0x02000000, 0x20300000, 0x041000c0,
87 0x00010000, 0x18000000, 0x00000000, 0x02000000,
88 0x30300000, 0x041000c0, 0x0a010000, 0x10000000,
89 0x00000000, 0x02000000, 0x06010000, 0x1c000000,
90 0x00000000, 0x02000000, 0x01000000, 0x00000200,
91 0xff230200, 0x06010000, 0x1c000000, 0x00000000,
92 0x02000000, 0x02000000, 0x00001000, 0x00000000,
93 0x07010000, 0x18000000, 0x00000000, 0x02000000,
94 0x00000000, 0x01000000, 0x07010000, 0x18000000,
95 0x00000000, 0x02000000, 0x00000000, 0x02000000,
96 0x07010000, 0x18000000, 0x00000000, 0x02000000,
97 0x00000000, 0x03000000, 0x0d010000, 0x14000000,
98 0x00000000, 0x02000000, 0x00000000, 0xff000000,
99 0x10000000, 0x00000000, 0x00000080,
102 static inline void __iomem
*
103 qla27xx_isp_reg(struct scsi_qla_host
*vha
)
105 return &vha
->hw
->iobase
->isp24
;
109 qla27xx_insert16(uint16_t value
, void *buf
, ulong
*len
)
113 *(__le16
*)buf
= cpu_to_le16(value
);
115 *len
+= sizeof(value
);
119 qla27xx_insert32(uint32_t value
, void *buf
, ulong
*len
)
123 *(__le32
*)buf
= cpu_to_le32(value
);
125 *len
+= sizeof(value
);
129 qla27xx_insertbuf(void *mem
, ulong size
, void *buf
, ulong
*len
)
132 if (buf
&& mem
&& size
) {
134 memcpy(buf
, mem
, size
);
140 qla27xx_read8(void *window
, void *buf
, ulong
*len
)
145 value
= RD_REG_BYTE((__iomem
void *)window
);
147 qla27xx_insert32(value
, buf
, len
);
151 qla27xx_read16(void *window
, void *buf
, ulong
*len
)
156 value
= RD_REG_WORD((__iomem
void *)window
);
158 qla27xx_insert32(value
, buf
, len
);
162 qla27xx_read32(void *window
, void *buf
, ulong
*len
)
167 value
= RD_REG_DWORD((__iomem
void *)window
);
169 qla27xx_insert32(value
, buf
, len
);
172 static inline void (*qla27xx_read_vector(uint width
))(void *, void *, ulong
*)
175 (width
== 1) ? qla27xx_read8
:
176 (width
== 2) ? qla27xx_read16
:
181 qla27xx_read_reg(__iomem
struct device_reg_24xx
*reg
,
182 uint offset
, void *buf
, ulong
*len
)
184 void *window
= (void *)reg
+ offset
;
186 qla27xx_read32(window
, buf
, len
);
190 qla27xx_write_reg(__iomem
struct device_reg_24xx
*reg
,
191 uint offset
, uint32_t data
, void *buf
)
193 __iomem
void *window
= (void __iomem
*)reg
+ offset
;
196 WRT_REG_DWORD(window
, data
);
201 qla27xx_read_window(__iomem
struct device_reg_24xx
*reg
,
202 uint32_t addr
, uint offset
, uint count
, uint width
, void *buf
,
205 void *window
= (void *)reg
+ offset
;
206 void (*readn
)(void *, void *, ulong
*) = qla27xx_read_vector(width
);
208 qla27xx_write_reg(reg
, IOBASE_ADDR
, addr
, buf
);
210 qla27xx_insert32(addr
, buf
, len
);
211 readn(window
, buf
, len
);
218 qla27xx_skip_entry(struct qla27xx_fwdt_entry
*ent
, void *buf
)
221 ent
->hdr
.driver_flags
|= DRIVER_FLAG_SKIP_ENTRY
;
222 ql_dbg(ql_dbg_misc
+ ql_dbg_verbose
, NULL
, 0xd011,
223 "Skipping entry %d\n", ent
->hdr
.entry_type
);
227 qla27xx_fwdt_entry_t0(struct scsi_qla_host
*vha
,
228 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
230 ql_dbg(ql_dbg_misc
, vha
, 0xd100,
231 "%s: nop [%lx]\n", __func__
, *len
);
232 qla27xx_skip_entry(ent
, buf
);
238 qla27xx_fwdt_entry_t255(struct scsi_qla_host
*vha
,
239 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
241 ql_dbg(ql_dbg_misc
, vha
, 0xd1ff,
242 "%s: end [%lx]\n", __func__
, *len
);
243 qla27xx_skip_entry(ent
, buf
);
250 qla27xx_fwdt_entry_t256(struct scsi_qla_host
*vha
,
251 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
253 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
255 ql_dbg(ql_dbg_misc
, vha
, 0xd200,
256 "%s: rdio t1 [%lx]\n", __func__
, *len
);
257 qla27xx_read_window(reg
, ent
->t256
.base_addr
, ent
->t256
.pci_offset
,
258 ent
->t256
.reg_count
, ent
->t256
.reg_width
, buf
, len
);
264 qla27xx_fwdt_entry_t257(struct scsi_qla_host
*vha
,
265 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
267 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
269 ql_dbg(ql_dbg_misc
, vha
, 0xd201,
270 "%s: wrio t1 [%lx]\n", __func__
, *len
);
271 qla27xx_write_reg(reg
, IOBASE_ADDR
, ent
->t257
.base_addr
, buf
);
272 qla27xx_write_reg(reg
, ent
->t257
.pci_offset
, ent
->t257
.write_data
, buf
);
278 qla27xx_fwdt_entry_t258(struct scsi_qla_host
*vha
,
279 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
281 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
283 ql_dbg(ql_dbg_misc
, vha
, 0xd202,
284 "%s: rdio t2 [%lx]\n", __func__
, *len
);
285 qla27xx_write_reg(reg
, ent
->t258
.banksel_offset
, ent
->t258
.bank
, buf
);
286 qla27xx_read_window(reg
, ent
->t258
.base_addr
, ent
->t258
.pci_offset
,
287 ent
->t258
.reg_count
, ent
->t258
.reg_width
, buf
, len
);
293 qla27xx_fwdt_entry_t259(struct scsi_qla_host
*vha
,
294 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
296 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
298 ql_dbg(ql_dbg_misc
, vha
, 0xd203,
299 "%s: wrio t2 [%lx]\n", __func__
, *len
);
300 qla27xx_write_reg(reg
, IOBASE_ADDR
, ent
->t259
.base_addr
, buf
);
301 qla27xx_write_reg(reg
, ent
->t259
.banksel_offset
, ent
->t259
.bank
, buf
);
302 qla27xx_write_reg(reg
, ent
->t259
.pci_offset
, ent
->t259
.write_data
, buf
);
308 qla27xx_fwdt_entry_t260(struct scsi_qla_host
*vha
,
309 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
311 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
313 ql_dbg(ql_dbg_misc
, vha
, 0xd204,
314 "%s: rdpci [%lx]\n", __func__
, *len
);
315 qla27xx_insert32(ent
->t260
.pci_offset
, buf
, len
);
316 qla27xx_read_reg(reg
, ent
->t260
.pci_offset
, buf
, len
);
322 qla27xx_fwdt_entry_t261(struct scsi_qla_host
*vha
,
323 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
325 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
327 ql_dbg(ql_dbg_misc
, vha
, 0xd205,
328 "%s: wrpci [%lx]\n", __func__
, *len
);
329 qla27xx_write_reg(reg
, ent
->t261
.pci_offset
, ent
->t261
.write_data
, buf
);
335 qla27xx_fwdt_entry_t262(struct scsi_qla_host
*vha
,
336 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
342 ql_dbg(ql_dbg_misc
, vha
, 0xd206,
343 "%s: rdram(%x) [%lx]\n", __func__
, ent
->t262
.ram_area
, *len
);
344 start
= ent
->t262
.start_addr
;
345 end
= ent
->t262
.end_addr
;
347 if (ent
->t262
.ram_area
== T262_RAM_AREA_CRITICAL_RAM
) {
349 } else if (ent
->t262
.ram_area
== T262_RAM_AREA_EXTERNAL_RAM
) {
350 end
= vha
->hw
->fw_memory_size
;
352 ent
->t262
.end_addr
= end
;
353 } else if (ent
->t262
.ram_area
== T262_RAM_AREA_SHARED_RAM
) {
354 start
= vha
->hw
->fw_shared_ram_start
;
355 end
= vha
->hw
->fw_shared_ram_end
;
357 ent
->t262
.start_addr
= start
;
358 ent
->t262
.end_addr
= end
;
361 ql_dbg(ql_dbg_misc
, vha
, 0xd022,
362 "%s: unknown area %x\n", __func__
, ent
->t262
.ram_area
);
363 qla27xx_skip_entry(ent
, buf
);
367 if (end
< start
|| end
== 0) {
368 ql_dbg(ql_dbg_misc
, vha
, 0xd023,
369 "%s: unusable range (start=%x end=%x)\n", __func__
,
370 ent
->t262
.end_addr
, ent
->t262
.start_addr
);
371 qla27xx_skip_entry(ent
, buf
);
375 dwords
= end
- start
+ 1;
378 qla24xx_dump_ram(vha
->hw
, start
, buf
, dwords
, &buf
);
380 *len
+= dwords
* sizeof(uint32_t);
386 qla27xx_fwdt_entry_t263(struct scsi_qla_host
*vha
,
387 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
393 ql_dbg(ql_dbg_misc
, vha
, 0xd207,
394 "%s: getq(%x) [%lx]\n", __func__
, ent
->t263
.queue_type
, *len
);
395 if (ent
->t263
.queue_type
== T263_QUEUE_TYPE_REQ
) {
396 for (i
= 0; i
< vha
->hw
->max_req_queues
; i
++) {
397 struct req_que
*req
= vha
->hw
->req_q_map
[i
];
400 req
->length
: REQUEST_ENTRY_CNT_24XX
;
401 qla27xx_insert16(i
, buf
, len
);
402 qla27xx_insert16(length
, buf
, len
);
403 qla27xx_insertbuf(req
? req
->ring
: NULL
,
404 length
* sizeof(*req
->ring
), buf
, len
);
408 } else if (ent
->t263
.queue_type
== T263_QUEUE_TYPE_RSP
) {
409 for (i
= 0; i
< vha
->hw
->max_rsp_queues
; i
++) {
410 struct rsp_que
*rsp
= vha
->hw
->rsp_q_map
[i
];
413 rsp
->length
: RESPONSE_ENTRY_CNT_MQ
;
414 qla27xx_insert16(i
, buf
, len
);
415 qla27xx_insert16(length
, buf
, len
);
416 qla27xx_insertbuf(rsp
? rsp
->ring
: NULL
,
417 length
* sizeof(*rsp
->ring
), buf
, len
);
422 ql_dbg(ql_dbg_misc
, vha
, 0xd026,
423 "%s: unknown queue %x\n", __func__
, ent
->t263
.queue_type
);
424 qla27xx_skip_entry(ent
, buf
);
428 ent
->t263
.num_queues
= count
;
434 qla27xx_fwdt_entry_t264(struct scsi_qla_host
*vha
,
435 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
437 ql_dbg(ql_dbg_misc
, vha
, 0xd208,
438 "%s: getfce [%lx]\n", __func__
, *len
);
441 ent
->t264
.fce_trace_size
= FCE_SIZE
;
442 ent
->t264
.write_pointer
= vha
->hw
->fce_wr
;
443 ent
->t264
.base_pointer
= vha
->hw
->fce_dma
;
444 ent
->t264
.fce_enable_mb0
= vha
->hw
->fce_mb
[0];
445 ent
->t264
.fce_enable_mb2
= vha
->hw
->fce_mb
[2];
446 ent
->t264
.fce_enable_mb3
= vha
->hw
->fce_mb
[3];
447 ent
->t264
.fce_enable_mb4
= vha
->hw
->fce_mb
[4];
448 ent
->t264
.fce_enable_mb5
= vha
->hw
->fce_mb
[5];
449 ent
->t264
.fce_enable_mb6
= vha
->hw
->fce_mb
[6];
451 qla27xx_insertbuf(vha
->hw
->fce
, FCE_SIZE
, buf
, len
);
453 ql_dbg(ql_dbg_misc
, vha
, 0xd027,
454 "%s: missing fce\n", __func__
);
455 qla27xx_skip_entry(ent
, buf
);
462 qla27xx_fwdt_entry_t265(struct scsi_qla_host
*vha
,
463 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
465 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
467 ql_dbg(ql_dbg_misc
, vha
, 0xd209,
468 "%s: pause risc [%lx]\n", __func__
, *len
);
470 qla24xx_pause_risc(reg
, vha
->hw
);
476 qla27xx_fwdt_entry_t266(struct scsi_qla_host
*vha
,
477 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
479 ql_dbg(ql_dbg_misc
, vha
, 0xd20a,
480 "%s: reset risc [%lx]\n", __func__
, *len
);
482 qla24xx_soft_reset(vha
->hw
);
488 qla27xx_fwdt_entry_t267(struct scsi_qla_host
*vha
,
489 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
491 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
493 ql_dbg(ql_dbg_misc
, vha
, 0xd20b,
494 "%s: dis intr [%lx]\n", __func__
, *len
);
495 qla27xx_write_reg(reg
, ent
->t267
.pci_offset
, ent
->t267
.data
, buf
);
501 qla27xx_fwdt_entry_t268(struct scsi_qla_host
*vha
,
502 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
504 ql_dbg(ql_dbg_misc
, vha
, 0xd20c,
505 "%s: gethb(%x) [%lx]\n", __func__
, ent
->t268
.buf_type
, *len
);
506 if (ent
->t268
.buf_type
== T268_BUF_TYPE_EXTD_TRACE
) {
509 ent
->t268
.buf_size
= EFT_SIZE
;
510 ent
->t268
.start_addr
= vha
->hw
->eft_dma
;
512 qla27xx_insertbuf(vha
->hw
->eft
, EFT_SIZE
, buf
, len
);
514 ql_dbg(ql_dbg_misc
, vha
, 0xd028,
515 "%s: missing eft\n", __func__
);
516 qla27xx_skip_entry(ent
, buf
);
519 ql_dbg(ql_dbg_misc
, vha
, 0xd02b,
520 "%s: unknown buffer %x\n", __func__
, ent
->t268
.buf_type
);
521 qla27xx_skip_entry(ent
, buf
);
528 qla27xx_fwdt_entry_t269(struct scsi_qla_host
*vha
,
529 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
531 ql_dbg(ql_dbg_misc
, vha
, 0xd20d,
532 "%s: scratch [%lx]\n", __func__
, *len
);
533 qla27xx_insert32(0xaaaaaaaa, buf
, len
);
534 qla27xx_insert32(0xbbbbbbbb, buf
, len
);
535 qla27xx_insert32(0xcccccccc, buf
, len
);
536 qla27xx_insert32(0xdddddddd, buf
, len
);
537 qla27xx_insert32(*len
+ sizeof(uint32_t), buf
, len
);
539 ent
->t269
.scratch_size
= 5 * sizeof(uint32_t);
545 qla27xx_fwdt_entry_t270(struct scsi_qla_host
*vha
,
546 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
548 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
549 ulong dwords
= ent
->t270
.count
;
550 ulong addr
= ent
->t270
.addr
;
552 ql_dbg(ql_dbg_misc
, vha
, 0xd20e,
553 "%s: rdremreg [%lx]\n", __func__
, *len
);
554 qla27xx_write_reg(reg
, IOBASE_ADDR
, 0x40, buf
);
556 qla27xx_write_reg(reg
, 0xc0, addr
|0x80000000, buf
);
557 qla27xx_insert32(addr
, buf
, len
);
558 qla27xx_read_reg(reg
, 0xc4, buf
, len
);
559 addr
+= sizeof(uint32_t);
566 qla27xx_fwdt_entry_t271(struct scsi_qla_host
*vha
,
567 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
569 struct device_reg_24xx __iomem
*reg
= qla27xx_isp_reg(vha
);
570 ulong addr
= ent
->t271
.addr
;
571 ulong data
= ent
->t271
.data
;
573 ql_dbg(ql_dbg_misc
, vha
, 0xd20f,
574 "%s: wrremreg [%lx]\n", __func__
, *len
);
575 qla27xx_write_reg(reg
, IOBASE_ADDR
, 0x40, buf
);
576 qla27xx_write_reg(reg
, 0xc4, data
, buf
);
577 qla27xx_write_reg(reg
, 0xc0, addr
, buf
);
583 qla27xx_fwdt_entry_t272(struct scsi_qla_host
*vha
,
584 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
586 ulong dwords
= ent
->t272
.count
;
587 ulong start
= ent
->t272
.addr
;
589 ql_dbg(ql_dbg_misc
, vha
, 0xd210,
590 "%s: rdremram [%lx]\n", __func__
, *len
);
592 ql_dbg(ql_dbg_misc
, vha
, 0xd02c,
593 "%s: @%lx -> (%lx dwords)\n", __func__
, start
, dwords
);
595 qla27xx_dump_mpi_ram(vha
->hw
, start
, buf
, dwords
, &buf
);
597 *len
+= dwords
* sizeof(uint32_t);
603 qla27xx_fwdt_entry_t273(struct scsi_qla_host
*vha
,
604 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
606 ulong dwords
= ent
->t273
.count
;
607 ulong addr
= ent
->t273
.addr
;
610 ql_dbg(ql_dbg_misc
, vha
, 0xd211,
611 "%s: pcicfg [%lx]\n", __func__
, *len
);
614 if (pci_read_config_dword(vha
->hw
->pdev
, addr
, &value
))
615 ql_dbg(ql_dbg_misc
, vha
, 0xd02d,
616 "%s: failed pcicfg read at %lx\n", __func__
, addr
);
617 qla27xx_insert32(addr
, buf
, len
);
618 qla27xx_insert32(value
, buf
, len
);
619 addr
+= sizeof(uint32_t);
626 qla27xx_fwdt_entry_t274(struct scsi_qla_host
*vha
,
627 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
632 ql_dbg(ql_dbg_misc
, vha
, 0xd212,
633 "%s: getqsh(%x) [%lx]\n", __func__
, ent
->t274
.queue_type
, *len
);
634 if (ent
->t274
.queue_type
== T274_QUEUE_TYPE_REQ_SHAD
) {
635 for (i
= 0; i
< vha
->hw
->max_req_queues
; i
++) {
636 struct req_que
*req
= vha
->hw
->req_q_map
[i
];
638 qla27xx_insert16(i
, buf
, len
);
639 qla27xx_insert16(1, buf
, len
);
640 qla27xx_insert32(req
&& req
->out_ptr
?
641 *req
->out_ptr
: 0, buf
, len
);
645 } else if (ent
->t274
.queue_type
== T274_QUEUE_TYPE_RSP_SHAD
) {
646 for (i
= 0; i
< vha
->hw
->max_rsp_queues
; i
++) {
647 struct rsp_que
*rsp
= vha
->hw
->rsp_q_map
[i
];
649 qla27xx_insert16(i
, buf
, len
);
650 qla27xx_insert16(1, buf
, len
);
651 qla27xx_insert32(rsp
&& rsp
->in_ptr
?
652 *rsp
->in_ptr
: 0, buf
, len
);
657 ql_dbg(ql_dbg_misc
, vha
, 0xd02f,
658 "%s: unknown queue %x\n", __func__
, ent
->t274
.queue_type
);
659 qla27xx_skip_entry(ent
, buf
);
663 ent
->t274
.num_queues
= count
;
666 qla27xx_skip_entry(ent
, buf
);
672 qla27xx_fwdt_entry_t275(struct scsi_qla_host
*vha
,
673 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
675 ulong offset
= offsetof(typeof(*ent
), t275
.buffer
);
677 ql_dbg(ql_dbg_misc
, vha
, 0xd213,
678 "%s: buffer(%x) [%lx]\n", __func__
, ent
->t275
.length
, *len
);
679 if (!ent
->t275
.length
) {
680 ql_dbg(ql_dbg_misc
, vha
, 0xd020,
681 "%s: buffer zero length\n", __func__
);
682 qla27xx_skip_entry(ent
, buf
);
685 if (offset
+ ent
->t275
.length
> ent
->hdr
.entry_size
) {
686 ql_dbg(ql_dbg_misc
, vha
, 0xd030,
687 "%s: buffer overflow\n", __func__
);
688 qla27xx_skip_entry(ent
, buf
);
692 qla27xx_insertbuf(ent
->t275
.buffer
, ent
->t275
.length
, buf
, len
);
698 qla27xx_fwdt_entry_other(struct scsi_qla_host
*vha
,
699 struct qla27xx_fwdt_entry
*ent
, void *buf
, ulong
*len
)
701 ql_dbg(ql_dbg_misc
, vha
, 0xd2ff,
702 "%s: type %x [%lx]\n", __func__
, ent
->hdr
.entry_type
, *len
);
703 qla27xx_skip_entry(ent
, buf
);
708 struct qla27xx_fwdt_entry_call
{
711 struct scsi_qla_host
*,
712 struct qla27xx_fwdt_entry
*,
717 static struct qla27xx_fwdt_entry_call ql27xx_fwdt_entry_call_list
[] = {
718 { ENTRY_TYPE_NOP
, qla27xx_fwdt_entry_t0
} ,
719 { ENTRY_TYPE_TMP_END
, qla27xx_fwdt_entry_t255
} ,
720 { ENTRY_TYPE_RD_IOB_T1
, qla27xx_fwdt_entry_t256
} ,
721 { ENTRY_TYPE_WR_IOB_T1
, qla27xx_fwdt_entry_t257
} ,
722 { ENTRY_TYPE_RD_IOB_T2
, qla27xx_fwdt_entry_t258
} ,
723 { ENTRY_TYPE_WR_IOB_T2
, qla27xx_fwdt_entry_t259
} ,
724 { ENTRY_TYPE_RD_PCI
, qla27xx_fwdt_entry_t260
} ,
725 { ENTRY_TYPE_WR_PCI
, qla27xx_fwdt_entry_t261
} ,
726 { ENTRY_TYPE_RD_RAM
, qla27xx_fwdt_entry_t262
} ,
727 { ENTRY_TYPE_GET_QUEUE
, qla27xx_fwdt_entry_t263
} ,
728 { ENTRY_TYPE_GET_FCE
, qla27xx_fwdt_entry_t264
} ,
729 { ENTRY_TYPE_PSE_RISC
, qla27xx_fwdt_entry_t265
} ,
730 { ENTRY_TYPE_RST_RISC
, qla27xx_fwdt_entry_t266
} ,
731 { ENTRY_TYPE_DIS_INTR
, qla27xx_fwdt_entry_t267
} ,
732 { ENTRY_TYPE_GET_HBUF
, qla27xx_fwdt_entry_t268
} ,
733 { ENTRY_TYPE_SCRATCH
, qla27xx_fwdt_entry_t269
} ,
734 { ENTRY_TYPE_RDREMREG
, qla27xx_fwdt_entry_t270
} ,
735 { ENTRY_TYPE_WRREMREG
, qla27xx_fwdt_entry_t271
} ,
736 { ENTRY_TYPE_RDREMRAM
, qla27xx_fwdt_entry_t272
} ,
737 { ENTRY_TYPE_PCICFG
, qla27xx_fwdt_entry_t273
} ,
738 { ENTRY_TYPE_GET_SHADOW
, qla27xx_fwdt_entry_t274
} ,
739 { ENTRY_TYPE_WRITE_BUF
, qla27xx_fwdt_entry_t275
} ,
740 { -1 , qla27xx_fwdt_entry_other
}
743 static inline int (*qla27xx_find_entry(uint type
))
744 (struct scsi_qla_host
*, struct qla27xx_fwdt_entry
*, void *, ulong
*)
746 struct qla27xx_fwdt_entry_call
*list
= ql27xx_fwdt_entry_call_list
;
748 while (list
->type
< type
)
751 if (list
->type
== type
)
753 return qla27xx_fwdt_entry_other
;
757 qla27xx_next_entry(void *p
)
759 struct qla27xx_fwdt_entry
*ent
= p
;
761 return p
+ ent
->hdr
.entry_size
;
765 qla27xx_walk_template(struct scsi_qla_host
*vha
,
766 struct qla27xx_fwdt_template
*tmp
, void *buf
, ulong
*len
)
768 struct qla27xx_fwdt_entry
*ent
= (void *)tmp
+ tmp
->entry_offset
;
769 ulong count
= tmp
->entry_count
;
771 ql_dbg(ql_dbg_misc
, vha
, 0xd01a,
772 "%s: entry count %lx\n", __func__
, count
);
774 if (qla27xx_find_entry(ent
->hdr
.entry_type
)(vha
, ent
, buf
, len
))
776 ent
= qla27xx_next_entry(ent
);
780 ql_dbg(ql_dbg_misc
, vha
, 0xd018,
781 "%s: residual count (%lx)\n", __func__
, count
);
783 if (ent
->hdr
.entry_type
!= ENTRY_TYPE_TMP_END
)
784 ql_dbg(ql_dbg_misc
, vha
, 0xd019,
785 "%s: missing end (%lx)\n", __func__
, count
);
787 ql_dbg(ql_dbg_misc
, vha
, 0xd01b,
788 "%s: len=%lx\n", __func__
, *len
);
791 ql_log(ql_log_warn
, vha
, 0xd015,
792 "Firmware dump saved to temp buffer (%ld/%p)\n",
793 vha
->host_no
, vha
->hw
->fw_dump
);
794 qla2x00_post_uevent_work(vha
, QLA_UEVENT_CODE_FW_DUMP
);
799 qla27xx_time_stamp(struct qla27xx_fwdt_template
*tmp
)
801 tmp
->capture_timestamp
= jiffies
;
805 qla27xx_driver_info(struct qla27xx_fwdt_template
*tmp
)
807 uint8_t v
[] = { 0, 0, 0, 0, 0, 0 };
810 rval
= sscanf(qla2x00_version_str
, "%hhu.%hhu.%hhu.%hhu.%hhu.%hhu",
811 v
+0, v
+1, v
+2, v
+3, v
+4, v
+5);
813 tmp
->driver_info
[0] = v
[3] << 24 | v
[2] << 16 | v
[1] << 8 | v
[0];
814 tmp
->driver_info
[1] = v
[5] << 8 | v
[4];
815 tmp
->driver_info
[2] = 0x12345678;
819 qla27xx_firmware_info(struct qla27xx_fwdt_template
*tmp
,
820 struct scsi_qla_host
*vha
)
822 tmp
->firmware_version
[0] = vha
->hw
->fw_major_version
;
823 tmp
->firmware_version
[1] = vha
->hw
->fw_minor_version
;
824 tmp
->firmware_version
[2] = vha
->hw
->fw_subminor_version
;
825 tmp
->firmware_version
[3] =
826 vha
->hw
->fw_attributes_h
<< 16 | vha
->hw
->fw_attributes
;
827 tmp
->firmware_version
[4] =
828 vha
->hw
->fw_attributes_ext
[1] << 16 | vha
->hw
->fw_attributes_ext
[0];
832 ql27xx_edit_template(struct scsi_qla_host
*vha
,
833 struct qla27xx_fwdt_template
*tmp
)
835 qla27xx_time_stamp(tmp
);
836 qla27xx_driver_info(tmp
);
837 qla27xx_firmware_info(tmp
, vha
);
840 static inline uint32_t
841 qla27xx_template_checksum(void *p
, ulong size
)
846 size
/= sizeof(*buf
);
851 sum
= (sum
& 0xffffffff) + (sum
>> 32);
857 qla27xx_verify_template_checksum(struct qla27xx_fwdt_template
*tmp
)
859 return qla27xx_template_checksum(tmp
, tmp
->template_size
) == 0;
863 qla27xx_verify_template_header(struct qla27xx_fwdt_template
*tmp
)
865 return tmp
->template_type
== TEMPLATE_TYPE_FWDUMP
;
869 qla27xx_execute_fwdt_template(struct scsi_qla_host
*vha
)
871 struct qla27xx_fwdt_template
*tmp
= vha
->hw
->fw_dump_template
;
874 if (qla27xx_fwdt_template_valid(tmp
)) {
875 len
= tmp
->template_size
;
876 tmp
= memcpy(vha
->hw
->fw_dump
, tmp
, len
);
877 ql27xx_edit_template(vha
, tmp
);
878 qla27xx_walk_template(vha
, tmp
, tmp
, &len
);
879 vha
->hw
->fw_dump_len
= len
;
880 vha
->hw
->fw_dumped
= 1;
885 qla27xx_fwdt_calculate_dump_size(struct scsi_qla_host
*vha
)
887 struct qla27xx_fwdt_template
*tmp
= vha
->hw
->fw_dump_template
;
890 if (qla27xx_fwdt_template_valid(tmp
)) {
891 len
= tmp
->template_size
;
892 qla27xx_walk_template(vha
, tmp
, NULL
, &len
);
899 qla27xx_fwdt_template_size(void *p
)
901 struct qla27xx_fwdt_template
*tmp
= p
;
903 return tmp
->template_size
;
907 qla27xx_fwdt_template_default_size(void)
909 return sizeof(ql27xx_fwdt_default_template
);
913 qla27xx_fwdt_template_default(void)
915 return ql27xx_fwdt_default_template
;
919 qla27xx_fwdt_template_valid(void *p
)
921 struct qla27xx_fwdt_template
*tmp
= p
;
923 if (!qla27xx_verify_template_header(tmp
)) {
924 ql_log(ql_log_warn
, NULL
, 0xd01c,
925 "%s: template type %x\n", __func__
, tmp
->template_type
);
929 if (!qla27xx_verify_template_checksum(tmp
)) {
930 ql_log(ql_log_warn
, NULL
, 0xd01d,
931 "%s: failed template checksum\n", __func__
);
939 qla27xx_fwdump(scsi_qla_host_t
*vha
, int hardware_locked
)
943 if (!hardware_locked
)
944 spin_lock_irqsave(&vha
->hw
->hardware_lock
, flags
);
946 if (!vha
->hw
->fw_dump
)
947 ql_log(ql_log_warn
, vha
, 0xd01e, "fwdump buffer missing.\n");
948 else if (!vha
->hw
->fw_dump_template
)
949 ql_log(ql_log_warn
, vha
, 0xd01f, "fwdump template missing.\n");
950 else if (vha
->hw
->fw_dumped
)
951 ql_log(ql_log_warn
, vha
, 0xd300,
952 "Firmware has been previously dumped (%p),"
953 " -- ignoring request\n", vha
->hw
->fw_dump
);
955 qla27xx_execute_fwdt_template(vha
);
957 if (!hardware_locked
)
958 spin_unlock_irqrestore(&vha
->hw
->hardware_lock
, flags
);