2 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
3 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 #include <linux/interrupt.h>
35 #include <linux/slab.h>
36 #include <linux/export.h>
38 #include <linux/dma-mapping.h>
40 #include <linux/mlx4/cmd.h>
41 #include <linux/cpu_rmap.h>
47 MLX4_IRQNAME_SIZE
= 32
51 MLX4_NUM_ASYNC_EQE
= 0x100,
52 MLX4_NUM_SPARE_EQE
= 0x80,
53 MLX4_EQ_ENTRY_SIZE
= 0x20
56 #define MLX4_EQ_STATUS_OK ( 0 << 28)
57 #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
58 #define MLX4_EQ_OWNER_SW ( 0 << 24)
59 #define MLX4_EQ_OWNER_HW ( 1 << 24)
60 #define MLX4_EQ_FLAG_EC ( 1 << 18)
61 #define MLX4_EQ_FLAG_OI ( 1 << 17)
62 #define MLX4_EQ_STATE_ARMED ( 9 << 8)
63 #define MLX4_EQ_STATE_FIRED (10 << 8)
64 #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
66 #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
67 (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
68 (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
69 (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
70 (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
71 (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
72 (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
73 (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
74 (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
75 (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
76 (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
77 (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
78 (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
79 (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
80 (1ull << MLX4_EVENT_TYPE_CMD) | \
81 (1ull << MLX4_EVENT_TYPE_OP_REQUIRED) | \
82 (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
83 (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
84 (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
86 static u64
get_async_ev_mask(struct mlx4_dev
*dev
)
88 u64 async_ev_mask
= MLX4_ASYNC_EVENT_MASK
;
89 if (dev
->caps
.flags
& MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV
)
90 async_ev_mask
|= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT
);
91 if (dev
->caps
.flags2
& MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT
)
92 async_ev_mask
|= (1ull << MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT
);
97 static void eq_set_ci(struct mlx4_eq
*eq
, int req_not
)
99 __raw_writel((__force u32
) cpu_to_be32((eq
->cons_index
& 0xffffff) |
102 /* We still want ordering, just not swabbing, so add a barrier */
106 static struct mlx4_eqe
*get_eqe(struct mlx4_eq
*eq
, u32 entry
, u8 eqe_factor
,
109 /* (entry & (eq->nent - 1)) gives us a cyclic array */
110 unsigned long offset
= (entry
& (eq
->nent
- 1)) * eqe_size
;
111 /* CX3 is capable of extending the EQE from 32 to 64 bytes with
112 * strides of 64B,128B and 256B.
113 * When 64B EQE is used, the first (in the lower addresses)
114 * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
115 * contain the legacy EQE information.
116 * In all other cases, the first 32B contains the legacy EQE info.
118 return eq
->page_list
[offset
/ PAGE_SIZE
].buf
+ (offset
+ (eqe_factor
? MLX4_EQ_ENTRY_SIZE
: 0)) % PAGE_SIZE
;
121 static struct mlx4_eqe
*next_eqe_sw(struct mlx4_eq
*eq
, u8 eqe_factor
, u8 size
)
123 struct mlx4_eqe
*eqe
= get_eqe(eq
, eq
->cons_index
, eqe_factor
, size
);
124 return !!(eqe
->owner
& 0x80) ^ !!(eq
->cons_index
& eq
->nent
) ? NULL
: eqe
;
127 static struct mlx4_eqe
*next_slave_event_eqe(struct mlx4_slave_event_eq
*slave_eq
)
129 struct mlx4_eqe
*eqe
=
130 &slave_eq
->event_eqe
[slave_eq
->cons
& (SLAVE_EVENT_EQ_SIZE
- 1)];
131 return (!!(eqe
->owner
& 0x80) ^
132 !!(slave_eq
->cons
& SLAVE_EVENT_EQ_SIZE
)) ?
136 void mlx4_gen_slave_eqe(struct work_struct
*work
)
138 struct mlx4_mfunc_master_ctx
*master
=
139 container_of(work
, struct mlx4_mfunc_master_ctx
,
141 struct mlx4_mfunc
*mfunc
=
142 container_of(master
, struct mlx4_mfunc
, master
);
143 struct mlx4_priv
*priv
= container_of(mfunc
, struct mlx4_priv
, mfunc
);
144 struct mlx4_dev
*dev
= &priv
->dev
;
145 struct mlx4_slave_event_eq
*slave_eq
= &mfunc
->master
.slave_eq
;
146 struct mlx4_eqe
*eqe
;
148 int i
, phys_port
, slave_port
;
150 for (eqe
= next_slave_event_eqe(slave_eq
); eqe
;
151 eqe
= next_slave_event_eqe(slave_eq
)) {
152 slave
= eqe
->slave_id
;
154 if (eqe
->type
== MLX4_EVENT_TYPE_PORT_CHANGE
&&
155 eqe
->subtype
== MLX4_PORT_CHANGE_SUBTYPE_DOWN
&&
156 mlx4_is_bonded(dev
)) {
157 struct mlx4_port_cap port_cap
;
159 if (!mlx4_QUERY_PORT(dev
, 1, &port_cap
) && port_cap
.link_state
)
162 if (!mlx4_QUERY_PORT(dev
, 2, &port_cap
) && port_cap
.link_state
)
165 /* All active slaves need to receive the event */
166 if (slave
== ALL_SLAVES
) {
167 for (i
= 0; i
<= dev
->persist
->num_vfs
; i
++) {
169 if (eqe
->type
== MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT
&&
170 eqe
->subtype
== MLX4_DEV_PMC_SUBTYPE_PORT_INFO
) {
171 phys_port
= eqe
->event
.port_mgmt_change
.port
;
172 slave_port
= mlx4_phys_to_slave_port(dev
, i
, phys_port
);
173 if (slave_port
< 0) /* VF doesn't have this port */
175 eqe
->event
.port_mgmt_change
.port
= slave_port
;
177 if (mlx4_GEN_EQE(dev
, i
, eqe
))
178 mlx4_warn(dev
, "Failed to generate event for slave %d\n",
181 eqe
->event
.port_mgmt_change
.port
= phys_port
;
184 if (mlx4_GEN_EQE(dev
, slave
, eqe
))
185 mlx4_warn(dev
, "Failed to generate event for slave %d\n",
194 static void slave_event(struct mlx4_dev
*dev
, u8 slave
, struct mlx4_eqe
*eqe
)
196 struct mlx4_priv
*priv
= mlx4_priv(dev
);
197 struct mlx4_slave_event_eq
*slave_eq
= &priv
->mfunc
.master
.slave_eq
;
198 struct mlx4_eqe
*s_eqe
;
201 spin_lock_irqsave(&slave_eq
->event_lock
, flags
);
202 s_eqe
= &slave_eq
->event_eqe
[slave_eq
->prod
& (SLAVE_EVENT_EQ_SIZE
- 1)];
203 if ((!!(s_eqe
->owner
& 0x80)) ^
204 (!!(slave_eq
->prod
& SLAVE_EVENT_EQ_SIZE
))) {
205 mlx4_warn(dev
, "Master failed to generate an EQE for slave: %d. No free EQE on slave events queue\n",
207 spin_unlock_irqrestore(&slave_eq
->event_lock
, flags
);
211 memcpy(s_eqe
, eqe
, sizeof(struct mlx4_eqe
) - 1);
212 s_eqe
->slave_id
= slave
;
213 /* ensure all information is written before setting the ownersip bit */
215 s_eqe
->owner
= !!(slave_eq
->prod
& SLAVE_EVENT_EQ_SIZE
) ? 0x0 : 0x80;
218 queue_work(priv
->mfunc
.master
.comm_wq
,
219 &priv
->mfunc
.master
.slave_event_work
);
220 spin_unlock_irqrestore(&slave_eq
->event_lock
, flags
);
223 static void mlx4_slave_event(struct mlx4_dev
*dev
, int slave
,
224 struct mlx4_eqe
*eqe
)
226 struct mlx4_priv
*priv
= mlx4_priv(dev
);
228 if (slave
< 0 || slave
> dev
->persist
->num_vfs
||
229 slave
== dev
->caps
.function
||
230 !priv
->mfunc
.master
.slave_state
[slave
].active
)
233 slave_event(dev
, slave
, eqe
);
236 #if defined(CONFIG_SMP)
237 static void mlx4_set_eq_affinity_hint(struct mlx4_priv
*priv
, int vec
)
240 struct mlx4_dev
*dev
= &priv
->dev
;
241 struct mlx4_eq
*eq
= &priv
->eq_table
.eq
[vec
];
243 if (!eq
->affinity_mask
|| cpumask_empty(eq
->affinity_mask
))
246 hint_err
= irq_set_affinity_hint(eq
->irq
, eq
->affinity_mask
);
248 mlx4_warn(dev
, "irq_set_affinity_hint failed, err %d\n", hint_err
);
252 int mlx4_gen_pkey_eqe(struct mlx4_dev
*dev
, int slave
, u8 port
)
256 struct mlx4_priv
*priv
= mlx4_priv(dev
);
257 struct mlx4_slave_state
*s_slave
= &priv
->mfunc
.master
.slave_state
[slave
];
259 if (!s_slave
->active
)
262 memset(&eqe
, 0, sizeof eqe
);
264 eqe
.type
= MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT
;
265 eqe
.subtype
= MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE
;
266 eqe
.event
.port_mgmt_change
.port
= mlx4_phys_to_slave_port(dev
, slave
, port
);
268 return mlx4_GEN_EQE(dev
, slave
, &eqe
);
270 EXPORT_SYMBOL(mlx4_gen_pkey_eqe
);
272 int mlx4_gen_guid_change_eqe(struct mlx4_dev
*dev
, int slave
, u8 port
)
276 /*don't send if we don't have the that slave */
277 if (dev
->persist
->num_vfs
< slave
)
279 memset(&eqe
, 0, sizeof eqe
);
281 eqe
.type
= MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT
;
282 eqe
.subtype
= MLX4_DEV_PMC_SUBTYPE_GUID_INFO
;
283 eqe
.event
.port_mgmt_change
.port
= mlx4_phys_to_slave_port(dev
, slave
, port
);
285 return mlx4_GEN_EQE(dev
, slave
, &eqe
);
287 EXPORT_SYMBOL(mlx4_gen_guid_change_eqe
);
289 int mlx4_gen_port_state_change_eqe(struct mlx4_dev
*dev
, int slave
, u8 port
,
290 u8 port_subtype_change
)
293 u8 slave_port
= mlx4_phys_to_slave_port(dev
, slave
, port
);
295 /*don't send if we don't have the that slave */
296 if (dev
->persist
->num_vfs
< slave
)
298 memset(&eqe
, 0, sizeof eqe
);
300 eqe
.type
= MLX4_EVENT_TYPE_PORT_CHANGE
;
301 eqe
.subtype
= port_subtype_change
;
302 eqe
.event
.port_change
.port
= cpu_to_be32(slave_port
<< 28);
304 mlx4_dbg(dev
, "%s: sending: %d to slave: %d on port: %d\n", __func__
,
305 port_subtype_change
, slave
, port
);
306 return mlx4_GEN_EQE(dev
, slave
, &eqe
);
308 EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe
);
310 enum slave_port_state
mlx4_get_slave_port_state(struct mlx4_dev
*dev
, int slave
, u8 port
)
312 struct mlx4_priv
*priv
= mlx4_priv(dev
);
313 struct mlx4_slave_state
*s_state
= priv
->mfunc
.master
.slave_state
;
314 struct mlx4_active_ports actv_ports
= mlx4_get_active_ports(dev
, slave
);
316 if (slave
>= dev
->num_slaves
|| port
> dev
->caps
.num_ports
||
317 port
<= 0 || !test_bit(port
- 1, actv_ports
.ports
)) {
318 pr_err("%s: Error: asking for slave:%d, port:%d\n",
319 __func__
, slave
, port
);
320 return SLAVE_PORT_DOWN
;
322 return s_state
[slave
].port_state
[port
];
324 EXPORT_SYMBOL(mlx4_get_slave_port_state
);
326 static int mlx4_set_slave_port_state(struct mlx4_dev
*dev
, int slave
, u8 port
,
327 enum slave_port_state state
)
329 struct mlx4_priv
*priv
= mlx4_priv(dev
);
330 struct mlx4_slave_state
*s_state
= priv
->mfunc
.master
.slave_state
;
331 struct mlx4_active_ports actv_ports
= mlx4_get_active_ports(dev
, slave
);
333 if (slave
>= dev
->num_slaves
|| port
> dev
->caps
.num_ports
||
334 port
<= 0 || !test_bit(port
- 1, actv_ports
.ports
)) {
335 pr_err("%s: Error: asking for slave:%d, port:%d\n",
336 __func__
, slave
, port
);
339 s_state
[slave
].port_state
[port
] = state
;
344 static void set_all_slave_state(struct mlx4_dev
*dev
, u8 port
, int event
)
347 enum slave_port_gen_event gen_event
;
348 struct mlx4_slaves_pport slaves_pport
= mlx4_phys_to_slaves_pport(dev
,
351 for (i
= 0; i
< dev
->persist
->num_vfs
+ 1; i
++)
352 if (test_bit(i
, slaves_pport
.slaves
))
353 set_and_calc_slave_port_state(dev
, i
, port
,
356 /**************************************************************************
357 The function get as input the new event to that port,
358 and according to the prev state change the slave's port state.
360 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
361 MLX4_PORT_STATE_DEV_EVENT_PORT_UP
362 MLX4_PORT_STATE_IB_EVENT_GID_VALID
363 MLX4_PORT_STATE_IB_EVENT_GID_INVALID
364 ***************************************************************************/
365 int set_and_calc_slave_port_state(struct mlx4_dev
*dev
, int slave
,
367 enum slave_port_gen_event
*gen_event
)
369 struct mlx4_priv
*priv
= mlx4_priv(dev
);
370 struct mlx4_slave_state
*ctx
= NULL
;
373 struct mlx4_active_ports actv_ports
= mlx4_get_active_ports(dev
, slave
);
374 enum slave_port_state cur_state
=
375 mlx4_get_slave_port_state(dev
, slave
, port
);
377 *gen_event
= SLAVE_PORT_GEN_EVENT_NONE
;
379 if (slave
>= dev
->num_slaves
|| port
> dev
->caps
.num_ports
||
380 port
<= 0 || !test_bit(port
- 1, actv_ports
.ports
)) {
381 pr_err("%s: Error: asking for slave:%d, port:%d\n",
382 __func__
, slave
, port
);
386 ctx
= &priv
->mfunc
.master
.slave_state
[slave
];
387 spin_lock_irqsave(&ctx
->lock
, flags
);
390 case SLAVE_PORT_DOWN
:
391 if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP
== event
)
392 mlx4_set_slave_port_state(dev
, slave
, port
,
395 case SLAVE_PENDING_UP
:
396 if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN
== event
)
397 mlx4_set_slave_port_state(dev
, slave
, port
,
399 else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID
== event
) {
400 mlx4_set_slave_port_state(dev
, slave
, port
,
402 *gen_event
= SLAVE_PORT_GEN_EVENT_UP
;
406 if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN
== event
) {
407 mlx4_set_slave_port_state(dev
, slave
, port
,
409 *gen_event
= SLAVE_PORT_GEN_EVENT_DOWN
;
410 } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID
==
412 mlx4_set_slave_port_state(dev
, slave
, port
,
414 *gen_event
= SLAVE_PORT_GEN_EVENT_DOWN
;
418 pr_err("%s: BUG!!! UNKNOWN state: slave:%d, port:%d\n",
419 __func__
, slave
, port
);
422 ret
= mlx4_get_slave_port_state(dev
, slave
, port
);
425 spin_unlock_irqrestore(&ctx
->lock
, flags
);
429 EXPORT_SYMBOL(set_and_calc_slave_port_state
);
431 int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev
*dev
, u8 port
, int attr
)
435 memset(&eqe
, 0, sizeof eqe
);
437 eqe
.type
= MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT
;
438 eqe
.subtype
= MLX4_DEV_PMC_SUBTYPE_PORT_INFO
;
439 eqe
.event
.port_mgmt_change
.port
= port
;
440 eqe
.event
.port_mgmt_change
.params
.port_info
.changed_attr
=
441 cpu_to_be32((u32
) attr
);
443 slave_event(dev
, ALL_SLAVES
, &eqe
);
446 EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev
);
448 void mlx4_master_handle_slave_flr(struct work_struct
*work
)
450 struct mlx4_mfunc_master_ctx
*master
=
451 container_of(work
, struct mlx4_mfunc_master_ctx
,
452 slave_flr_event_work
);
453 struct mlx4_mfunc
*mfunc
=
454 container_of(master
, struct mlx4_mfunc
, master
);
455 struct mlx4_priv
*priv
=
456 container_of(mfunc
, struct mlx4_priv
, mfunc
);
457 struct mlx4_dev
*dev
= &priv
->dev
;
458 struct mlx4_slave_state
*slave_state
= priv
->mfunc
.master
.slave_state
;
463 mlx4_dbg(dev
, "mlx4_handle_slave_flr\n");
465 for (i
= 0 ; i
< dev
->num_slaves
; i
++) {
467 if (MLX4_COMM_CMD_FLR
== slave_state
[i
].last_cmd
) {
468 mlx4_dbg(dev
, "mlx4_handle_slave_flr: clean slave: %d\n",
470 /* In case of 'Reset flow' FLR can be generated for
471 * a slave before mlx4_load_one is done.
472 * make sure interface is up before trying to delete
473 * slave resources which weren't allocated yet.
475 if (dev
->persist
->interface_state
&
476 MLX4_INTERFACE_STATE_UP
)
477 mlx4_delete_all_resources_for_slave(dev
, i
);
478 /*return the slave to running mode*/
479 spin_lock_irqsave(&priv
->mfunc
.master
.slave_state_lock
, flags
);
480 slave_state
[i
].last_cmd
= MLX4_COMM_CMD_RESET
;
481 slave_state
[i
].is_slave_going_down
= 0;
482 spin_unlock_irqrestore(&priv
->mfunc
.master
.slave_state_lock
, flags
);
484 err
= mlx4_cmd(dev
, 0, i
, 0, MLX4_CMD_INFORM_FLR_DONE
,
485 MLX4_CMD_TIME_CLASS_A
, MLX4_CMD_WRAPPED
);
487 mlx4_warn(dev
, "Failed to notify FW on FLR done (slave:%d)\n",
493 static int mlx4_eq_int(struct mlx4_dev
*dev
, struct mlx4_eq
*eq
)
495 struct mlx4_priv
*priv
= mlx4_priv(dev
);
496 struct mlx4_eqe
*eqe
;
504 u8 update_slave_state
;
506 enum slave_port_gen_event gen_event
;
508 struct mlx4_vport_state
*s_info
;
509 int eqe_size
= dev
->caps
.eqe_size
;
511 while ((eqe
= next_eqe_sw(eq
, dev
->caps
.eqe_factor
, eqe_size
))) {
513 * Make sure we read EQ entry contents after we've
514 * checked the ownership bit.
519 case MLX4_EVENT_TYPE_COMP
:
520 cqn
= be32_to_cpu(eqe
->event
.comp
.cqn
) & 0xffffff;
521 mlx4_cq_completion(dev
, cqn
);
524 case MLX4_EVENT_TYPE_PATH_MIG
:
525 case MLX4_EVENT_TYPE_COMM_EST
:
526 case MLX4_EVENT_TYPE_SQ_DRAINED
:
527 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE
:
528 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR
:
529 case MLX4_EVENT_TYPE_PATH_MIG_FAILED
:
530 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR
:
531 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR
:
532 mlx4_dbg(dev
, "event %d arrived\n", eqe
->type
);
533 if (mlx4_is_master(dev
)) {
534 /* forward only to slave owning the QP */
535 ret
= mlx4_get_slave_from_resource_id(dev
,
537 be32_to_cpu(eqe
->event
.qp
.qpn
)
539 if (ret
&& ret
!= -ENOENT
) {
540 mlx4_dbg(dev
, "QP event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
541 eqe
->type
, eqe
->subtype
,
542 eq
->eqn
, eq
->cons_index
, ret
);
546 if (!ret
&& slave
!= dev
->caps
.function
) {
547 mlx4_slave_event(dev
, slave
, eqe
);
552 mlx4_qp_event(dev
, be32_to_cpu(eqe
->event
.qp
.qpn
) &
553 0xffffff, eqe
->type
);
556 case MLX4_EVENT_TYPE_SRQ_LIMIT
:
557 mlx4_dbg(dev
, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
559 case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR
:
560 if (mlx4_is_master(dev
)) {
561 /* forward only to slave owning the SRQ */
562 ret
= mlx4_get_slave_from_resource_id(dev
,
564 be32_to_cpu(eqe
->event
.srq
.srqn
)
567 if (ret
&& ret
!= -ENOENT
) {
568 mlx4_warn(dev
, "SRQ event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
569 eqe
->type
, eqe
->subtype
,
570 eq
->eqn
, eq
->cons_index
, ret
);
573 mlx4_warn(dev
, "%s: slave:%d, srq_no:0x%x, event: %02x(%02x)\n",
575 be32_to_cpu(eqe
->event
.srq
.srqn
),
576 eqe
->type
, eqe
->subtype
);
578 if (!ret
&& slave
!= dev
->caps
.function
) {
579 mlx4_warn(dev
, "%s: sending event %02x(%02x) to slave:%d\n",
581 eqe
->subtype
, slave
);
582 mlx4_slave_event(dev
, slave
, eqe
);
586 mlx4_srq_event(dev
, be32_to_cpu(eqe
->event
.srq
.srqn
) &
587 0xffffff, eqe
->type
);
590 case MLX4_EVENT_TYPE_CMD
:
592 be16_to_cpu(eqe
->event
.cmd
.token
),
593 eqe
->event
.cmd
.status
,
594 be64_to_cpu(eqe
->event
.cmd
.out_param
));
597 case MLX4_EVENT_TYPE_PORT_CHANGE
: {
598 struct mlx4_slaves_pport slaves_port
;
599 port
= be32_to_cpu(eqe
->event
.port_change
.port
) >> 28;
600 slaves_port
= mlx4_phys_to_slaves_pport(dev
, port
);
601 if (eqe
->subtype
== MLX4_PORT_CHANGE_SUBTYPE_DOWN
) {
602 mlx4_dispatch_event(dev
, MLX4_DEV_EVENT_PORT_DOWN
,
604 mlx4_priv(dev
)->sense
.do_sense_port
[port
] = 1;
605 if (!mlx4_is_master(dev
))
607 for (i
= 0; i
< dev
->persist
->num_vfs
+ 1;
609 int reported_port
= mlx4_is_bonded(dev
) ? 1 : mlx4_phys_to_slave_port(dev
, i
, port
);
611 if (!test_bit(i
, slaves_port
.slaves
) && !mlx4_is_bonded(dev
))
613 if (dev
->caps
.port_type
[port
] == MLX4_PORT_TYPE_ETH
) {
614 if (i
== mlx4_master_func_num(dev
))
616 mlx4_dbg(dev
, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN to slave: %d, port:%d\n",
618 s_info
= &priv
->mfunc
.master
.vf_oper
[i
].vport
[port
].state
;
619 if (IFLA_VF_LINK_STATE_AUTO
== s_info
->link_state
) {
620 eqe
->event
.port_change
.port
=
622 (be32_to_cpu(eqe
->event
.port_change
.port
) & 0xFFFFFFF)
623 | (reported_port
<< 28));
624 mlx4_slave_event(dev
, i
, eqe
);
626 } else { /* IB port */
627 set_and_calc_slave_port_state(dev
, i
, port
,
628 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN
,
630 /*we can be in pending state, then do not send port_down event*/
631 if (SLAVE_PORT_GEN_EVENT_DOWN
== gen_event
) {
632 if (i
== mlx4_master_func_num(dev
))
634 eqe
->event
.port_change
.port
=
636 (be32_to_cpu(eqe
->event
.port_change
.port
) & 0xFFFFFFF)
637 | (mlx4_phys_to_slave_port(dev
, i
, port
) << 28));
638 mlx4_slave_event(dev
, i
, eqe
);
643 mlx4_dispatch_event(dev
, MLX4_DEV_EVENT_PORT_UP
, port
);
645 mlx4_priv(dev
)->sense
.do_sense_port
[port
] = 0;
647 if (!mlx4_is_master(dev
))
649 if (dev
->caps
.port_type
[port
] == MLX4_PORT_TYPE_ETH
)
651 i
< dev
->persist
->num_vfs
+ 1;
653 int reported_port
= mlx4_is_bonded(dev
) ? 1 : mlx4_phys_to_slave_port(dev
, i
, port
);
655 if (!test_bit(i
, slaves_port
.slaves
) && !mlx4_is_bonded(dev
))
657 if (i
== mlx4_master_func_num(dev
))
659 s_info
= &priv
->mfunc
.master
.vf_oper
[i
].vport
[port
].state
;
660 if (IFLA_VF_LINK_STATE_AUTO
== s_info
->link_state
) {
661 eqe
->event
.port_change
.port
=
663 (be32_to_cpu(eqe
->event
.port_change
.port
) & 0xFFFFFFF)
664 | (reported_port
<< 28));
665 mlx4_slave_event(dev
, i
, eqe
);
669 /* port-up event will be sent to a slave when the
670 * slave's alias-guid is set. This is done in alias_GUID.c
672 set_all_slave_state(dev
, port
, MLX4_DEV_EVENT_PORT_UP
);
677 case MLX4_EVENT_TYPE_CQ_ERROR
:
678 mlx4_warn(dev
, "CQ %s on CQN %06x\n",
679 eqe
->event
.cq_err
.syndrome
== 1 ?
680 "overrun" : "access violation",
681 be32_to_cpu(eqe
->event
.cq_err
.cqn
) & 0xffffff);
682 if (mlx4_is_master(dev
)) {
683 ret
= mlx4_get_slave_from_resource_id(dev
,
685 be32_to_cpu(eqe
->event
.cq_err
.cqn
)
687 if (ret
&& ret
!= -ENOENT
) {
688 mlx4_dbg(dev
, "CQ event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
689 eqe
->type
, eqe
->subtype
,
690 eq
->eqn
, eq
->cons_index
, ret
);
694 if (!ret
&& slave
!= dev
->caps
.function
) {
695 mlx4_slave_event(dev
, slave
, eqe
);
700 be32_to_cpu(eqe
->event
.cq_err
.cqn
)
705 case MLX4_EVENT_TYPE_EQ_OVERFLOW
:
706 mlx4_warn(dev
, "EQ overrun on EQN %d\n", eq
->eqn
);
709 case MLX4_EVENT_TYPE_OP_REQUIRED
:
710 atomic_inc(&priv
->opreq_count
);
711 /* FW commands can't be executed from interrupt context
712 * working in deferred task
714 queue_work(mlx4_wq
, &priv
->opreq_task
);
717 case MLX4_EVENT_TYPE_COMM_CHANNEL
:
718 if (!mlx4_is_master(dev
)) {
719 mlx4_warn(dev
, "Received comm channel event for non master device\n");
722 memcpy(&priv
->mfunc
.master
.comm_arm_bit_vector
,
723 eqe
->event
.comm_channel_arm
.bit_vec
,
724 sizeof eqe
->event
.comm_channel_arm
.bit_vec
);
725 queue_work(priv
->mfunc
.master
.comm_wq
,
726 &priv
->mfunc
.master
.comm_work
);
729 case MLX4_EVENT_TYPE_FLR_EVENT
:
730 flr_slave
= be32_to_cpu(eqe
->event
.flr_event
.slave_id
);
731 if (!mlx4_is_master(dev
)) {
732 mlx4_warn(dev
, "Non-master function received FLR event\n");
736 mlx4_dbg(dev
, "FLR event for slave: %d\n", flr_slave
);
738 if (flr_slave
>= dev
->num_slaves
) {
740 "Got FLR for unknown function: %d\n",
742 update_slave_state
= 0;
744 update_slave_state
= 1;
746 spin_lock_irqsave(&priv
->mfunc
.master
.slave_state_lock
, flags
);
747 if (update_slave_state
) {
748 priv
->mfunc
.master
.slave_state
[flr_slave
].active
= false;
749 priv
->mfunc
.master
.slave_state
[flr_slave
].last_cmd
= MLX4_COMM_CMD_FLR
;
750 priv
->mfunc
.master
.slave_state
[flr_slave
].is_slave_going_down
= 1;
752 spin_unlock_irqrestore(&priv
->mfunc
.master
.slave_state_lock
, flags
);
753 mlx4_dispatch_event(dev
, MLX4_DEV_EVENT_SLAVE_SHUTDOWN
,
755 queue_work(priv
->mfunc
.master
.comm_wq
,
756 &priv
->mfunc
.master
.slave_flr_event_work
);
759 case MLX4_EVENT_TYPE_FATAL_WARNING
:
760 if (eqe
->subtype
== MLX4_FATAL_WARNING_SUBTYPE_WARMING
) {
761 if (mlx4_is_master(dev
))
762 for (i
= 0; i
< dev
->num_slaves
; i
++) {
763 mlx4_dbg(dev
, "%s: Sending MLX4_FATAL_WARNING_SUBTYPE_WARMING to slave: %d\n",
765 if (i
== dev
->caps
.function
)
767 mlx4_slave_event(dev
, i
, eqe
);
769 mlx4_err(dev
, "Temperature Threshold was reached! Threshold: %d celsius degrees; Current Temperature: %d\n",
770 be16_to_cpu(eqe
->event
.warming
.warning_threshold
),
771 be16_to_cpu(eqe
->event
.warming
.current_temperature
));
773 mlx4_warn(dev
, "Unhandled event FATAL WARNING (%02x), subtype %02x on EQ %d at index %u. owner=%x, nent=0x%x, slave=%x, ownership=%s\n",
774 eqe
->type
, eqe
->subtype
, eq
->eqn
,
775 eq
->cons_index
, eqe
->owner
, eq
->nent
,
777 !!(eqe
->owner
& 0x80) ^
778 !!(eq
->cons_index
& eq
->nent
) ? "HW" : "SW");
782 case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT
:
783 mlx4_dispatch_event(dev
, MLX4_DEV_EVENT_PORT_MGMT_CHANGE
,
784 (unsigned long) eqe
);
787 case MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT
:
788 switch (eqe
->subtype
) {
789 case MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE
:
790 mlx4_warn(dev
, "Bad cable detected on port %u\n",
791 eqe
->event
.bad_cable
.port
);
793 case MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE
:
794 mlx4_warn(dev
, "Unsupported cable detected\n");
798 "Unhandled recoverable error event detected: %02x(%02x) on EQ %d at index %u. owner=%x, nent=0x%x, ownership=%s\n",
799 eqe
->type
, eqe
->subtype
, eq
->eqn
,
800 eq
->cons_index
, eqe
->owner
, eq
->nent
,
801 !!(eqe
->owner
& 0x80) ^
802 !!(eq
->cons_index
& eq
->nent
) ? "HW" : "SW");
807 case MLX4_EVENT_TYPE_EEC_CATAS_ERROR
:
808 case MLX4_EVENT_TYPE_ECC_DETECT
:
810 mlx4_warn(dev
, "Unhandled event %02x(%02x) on EQ %d at index %u. owner=%x, nent=0x%x, slave=%x, ownership=%s\n",
811 eqe
->type
, eqe
->subtype
, eq
->eqn
,
812 eq
->cons_index
, eqe
->owner
, eq
->nent
,
814 !!(eqe
->owner
& 0x80) ^
815 !!(eq
->cons_index
& eq
->nent
) ? "HW" : "SW");
824 * The HCA will think the queue has overflowed if we
825 * don't tell it we've been processing events. We
826 * create our EQs with MLX4_NUM_SPARE_EQE extra
827 * entries, so we must update our consumer index at
830 if (unlikely(set_ci
>= MLX4_NUM_SPARE_EQE
)) {
838 /* cqn is 24bit wide but is initialized such that its higher bits
839 * are ones too. Thus, if we got any event, cqn's high bits should be off
840 * and we need to schedule the tasklet.
842 if (!(cqn
& ~0xffffff))
843 tasklet_schedule(&eq
->tasklet_ctx
.task
);
848 static irqreturn_t
mlx4_interrupt(int irq
, void *dev_ptr
)
850 struct mlx4_dev
*dev
= dev_ptr
;
851 struct mlx4_priv
*priv
= mlx4_priv(dev
);
855 writel(priv
->eq_table
.clr_mask
, priv
->eq_table
.clr_int
);
857 for (i
= 0; i
< dev
->caps
.num_comp_vectors
+ 1; ++i
)
858 work
|= mlx4_eq_int(dev
, &priv
->eq_table
.eq
[i
]);
860 return IRQ_RETVAL(work
);
863 static irqreturn_t
mlx4_msi_x_interrupt(int irq
, void *eq_ptr
)
865 struct mlx4_eq
*eq
= eq_ptr
;
866 struct mlx4_dev
*dev
= eq
->dev
;
868 mlx4_eq_int(dev
, eq
);
870 /* MSI-X vectors always belong to us */
874 int mlx4_MAP_EQ_wrapper(struct mlx4_dev
*dev
, int slave
,
875 struct mlx4_vhcr
*vhcr
,
876 struct mlx4_cmd_mailbox
*inbox
,
877 struct mlx4_cmd_mailbox
*outbox
,
878 struct mlx4_cmd_info
*cmd
)
880 struct mlx4_priv
*priv
= mlx4_priv(dev
);
881 struct mlx4_slave_event_eq_info
*event_eq
=
882 priv
->mfunc
.master
.slave_state
[slave
].event_eq
;
883 u32 in_modifier
= vhcr
->in_modifier
;
884 u32 eqn
= in_modifier
& 0x3FF;
885 u64 in_param
= vhcr
->in_param
;
889 if (slave
== dev
->caps
.function
)
890 err
= mlx4_cmd(dev
, in_param
, (in_modifier
& 0x80000000) | eqn
,
891 0, MLX4_CMD_MAP_EQ
, MLX4_CMD_TIME_CLASS_B
,
894 for (i
= 0; i
< MLX4_EVENT_TYPES_NUM
; ++i
)
895 if (in_param
& (1LL << i
))
896 event_eq
[i
].eqn
= in_modifier
>> 31 ? -1 : eqn
;
901 static int mlx4_MAP_EQ(struct mlx4_dev
*dev
, u64 event_mask
, int unmap
,
904 return mlx4_cmd(dev
, event_mask
, (unmap
<< 31) | eq_num
,
905 0, MLX4_CMD_MAP_EQ
, MLX4_CMD_TIME_CLASS_B
,
909 static int mlx4_SW2HW_EQ(struct mlx4_dev
*dev
, struct mlx4_cmd_mailbox
*mailbox
,
912 return mlx4_cmd(dev
, mailbox
->dma
, eq_num
, 0,
913 MLX4_CMD_SW2HW_EQ
, MLX4_CMD_TIME_CLASS_A
,
917 static int mlx4_HW2SW_EQ(struct mlx4_dev
*dev
, int eq_num
)
919 return mlx4_cmd(dev
, 0, eq_num
, 1, MLX4_CMD_HW2SW_EQ
,
920 MLX4_CMD_TIME_CLASS_A
, MLX4_CMD_WRAPPED
);
923 static int mlx4_num_eq_uar(struct mlx4_dev
*dev
)
926 * Each UAR holds 4 EQ doorbells. To figure out how many UARs
927 * we need to map, take the difference of highest index and
928 * the lowest index we'll use and add 1.
930 return (dev
->caps
.num_comp_vectors
+ 1 + dev
->caps
.reserved_eqs
) / 4 -
931 dev
->caps
.reserved_eqs
/ 4 + 1;
934 static void __iomem
*mlx4_get_eq_uar(struct mlx4_dev
*dev
, struct mlx4_eq
*eq
)
936 struct mlx4_priv
*priv
= mlx4_priv(dev
);
939 index
= eq
->eqn
/ 4 - dev
->caps
.reserved_eqs
/ 4;
941 if (!priv
->eq_table
.uar_map
[index
]) {
942 priv
->eq_table
.uar_map
[index
] =
944 pci_resource_start(dev
->persist
->pdev
, 2) +
945 ((eq
->eqn
/ 4) << (dev
->uar_page_shift
)),
946 (1 << (dev
->uar_page_shift
)));
947 if (!priv
->eq_table
.uar_map
[index
]) {
948 mlx4_err(dev
, "Couldn't map EQ doorbell for EQN 0x%06x\n",
954 return priv
->eq_table
.uar_map
[index
] + 0x800 + 8 * (eq
->eqn
% 4);
957 static void mlx4_unmap_uar(struct mlx4_dev
*dev
)
959 struct mlx4_priv
*priv
= mlx4_priv(dev
);
962 for (i
= 0; i
< mlx4_num_eq_uar(dev
); ++i
)
963 if (priv
->eq_table
.uar_map
[i
]) {
964 iounmap(priv
->eq_table
.uar_map
[i
]);
965 priv
->eq_table
.uar_map
[i
] = NULL
;
969 static int mlx4_create_eq(struct mlx4_dev
*dev
, int nent
,
970 u8 intr
, struct mlx4_eq
*eq
)
972 struct mlx4_priv
*priv
= mlx4_priv(dev
);
973 struct mlx4_cmd_mailbox
*mailbox
;
974 struct mlx4_eq_context
*eq_context
;
976 u64
*dma_list
= NULL
;
983 eq
->nent
= roundup_pow_of_two(max(nent
, 2));
984 /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes, with
985 * strides of 64B,128B and 256B.
987 npages
= PAGE_ALIGN(eq
->nent
* dev
->caps
.eqe_size
) / PAGE_SIZE
;
989 eq
->page_list
= kmalloc(npages
* sizeof *eq
->page_list
,
994 for (i
= 0; i
< npages
; ++i
)
995 eq
->page_list
[i
].buf
= NULL
;
997 dma_list
= kmalloc(npages
* sizeof *dma_list
, GFP_KERNEL
);
1001 mailbox
= mlx4_alloc_cmd_mailbox(dev
);
1002 if (IS_ERR(mailbox
))
1004 eq_context
= mailbox
->buf
;
1006 for (i
= 0; i
< npages
; ++i
) {
1007 eq
->page_list
[i
].buf
= dma_alloc_coherent(&dev
->persist
->
1011 if (!eq
->page_list
[i
].buf
)
1012 goto err_out_free_pages
;
1015 eq
->page_list
[i
].map
= t
;
1017 memset(eq
->page_list
[i
].buf
, 0, PAGE_SIZE
);
1020 eq
->eqn
= mlx4_bitmap_alloc(&priv
->eq_table
.bitmap
);
1022 goto err_out_free_pages
;
1024 eq
->doorbell
= mlx4_get_eq_uar(dev
, eq
);
1025 if (!eq
->doorbell
) {
1027 goto err_out_free_eq
;
1030 err
= mlx4_mtt_init(dev
, npages
, PAGE_SHIFT
, &eq
->mtt
);
1032 goto err_out_free_eq
;
1034 err
= mlx4_write_mtt(dev
, &eq
->mtt
, 0, npages
, dma_list
);
1036 goto err_out_free_mtt
;
1038 eq_context
->flags
= cpu_to_be32(MLX4_EQ_STATUS_OK
|
1039 MLX4_EQ_STATE_ARMED
);
1040 eq_context
->log_eq_size
= ilog2(eq
->nent
);
1041 eq_context
->intr
= intr
;
1042 eq_context
->log_page_size
= PAGE_SHIFT
- MLX4_ICM_PAGE_SHIFT
;
1044 mtt_addr
= mlx4_mtt_addr(dev
, &eq
->mtt
);
1045 eq_context
->mtt_base_addr_h
= mtt_addr
>> 32;
1046 eq_context
->mtt_base_addr_l
= cpu_to_be32(mtt_addr
& 0xffffffff);
1048 err
= mlx4_SW2HW_EQ(dev
, mailbox
, eq
->eqn
);
1050 mlx4_warn(dev
, "SW2HW_EQ failed (%d)\n", err
);
1051 goto err_out_free_mtt
;
1055 mlx4_free_cmd_mailbox(dev
, mailbox
);
1059 INIT_LIST_HEAD(&eq
->tasklet_ctx
.list
);
1060 INIT_LIST_HEAD(&eq
->tasklet_ctx
.process_list
);
1061 spin_lock_init(&eq
->tasklet_ctx
.lock
);
1062 tasklet_init(&eq
->tasklet_ctx
.task
, mlx4_cq_tasklet_cb
,
1063 (unsigned long)&eq
->tasklet_ctx
);
1068 mlx4_mtt_cleanup(dev
, &eq
->mtt
);
1071 mlx4_bitmap_free(&priv
->eq_table
.bitmap
, eq
->eqn
, MLX4_USE_RR
);
1074 for (i
= 0; i
< npages
; ++i
)
1075 if (eq
->page_list
[i
].buf
)
1076 dma_free_coherent(&dev
->persist
->pdev
->dev
, PAGE_SIZE
,
1077 eq
->page_list
[i
].buf
,
1078 eq
->page_list
[i
].map
);
1080 mlx4_free_cmd_mailbox(dev
, mailbox
);
1083 kfree(eq
->page_list
);
1090 static void mlx4_free_eq(struct mlx4_dev
*dev
,
1093 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1096 /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes, with
1097 * strides of 64B,128B and 256B
1099 int npages
= PAGE_ALIGN(dev
->caps
.eqe_size
* eq
->nent
) / PAGE_SIZE
;
1101 err
= mlx4_HW2SW_EQ(dev
, eq
->eqn
);
1103 mlx4_warn(dev
, "HW2SW_EQ failed (%d)\n", err
);
1105 synchronize_irq(eq
->irq
);
1106 tasklet_disable(&eq
->tasklet_ctx
.task
);
1108 mlx4_mtt_cleanup(dev
, &eq
->mtt
);
1109 for (i
= 0; i
< npages
; ++i
)
1110 dma_free_coherent(&dev
->persist
->pdev
->dev
, PAGE_SIZE
,
1111 eq
->page_list
[i
].buf
,
1112 eq
->page_list
[i
].map
);
1114 kfree(eq
->page_list
);
1115 mlx4_bitmap_free(&priv
->eq_table
.bitmap
, eq
->eqn
, MLX4_USE_RR
);
1118 static void mlx4_free_irqs(struct mlx4_dev
*dev
)
1120 struct mlx4_eq_table
*eq_table
= &mlx4_priv(dev
)->eq_table
;
1123 if (eq_table
->have_irq
)
1124 free_irq(dev
->persist
->pdev
->irq
, dev
);
1126 for (i
= 0; i
< dev
->caps
.num_comp_vectors
+ 1; ++i
)
1127 if (eq_table
->eq
[i
].have_irq
) {
1128 free_cpumask_var(eq_table
->eq
[i
].affinity_mask
);
1129 #if defined(CONFIG_SMP)
1130 irq_set_affinity_hint(eq_table
->eq
[i
].irq
, NULL
);
1132 free_irq(eq_table
->eq
[i
].irq
, eq_table
->eq
+ i
);
1133 eq_table
->eq
[i
].have_irq
= 0;
1136 kfree(eq_table
->irq_names
);
1139 static int mlx4_map_clr_int(struct mlx4_dev
*dev
)
1141 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1143 priv
->clr_base
= ioremap(pci_resource_start(dev
->persist
->pdev
,
1144 priv
->fw
.clr_int_bar
) +
1145 priv
->fw
.clr_int_base
, MLX4_CLR_INT_SIZE
);
1146 if (!priv
->clr_base
) {
1147 mlx4_err(dev
, "Couldn't map interrupt clear register, aborting\n");
1154 static void mlx4_unmap_clr_int(struct mlx4_dev
*dev
)
1156 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1158 iounmap(priv
->clr_base
);
1161 int mlx4_alloc_eq_table(struct mlx4_dev
*dev
)
1163 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1165 priv
->eq_table
.eq
= kcalloc(dev
->caps
.num_eqs
- dev
->caps
.reserved_eqs
,
1166 sizeof *priv
->eq_table
.eq
, GFP_KERNEL
);
1167 if (!priv
->eq_table
.eq
)
1173 void mlx4_free_eq_table(struct mlx4_dev
*dev
)
1175 kfree(mlx4_priv(dev
)->eq_table
.eq
);
1178 int mlx4_init_eq_table(struct mlx4_dev
*dev
)
1180 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1184 priv
->eq_table
.uar_map
= kcalloc(mlx4_num_eq_uar(dev
),
1185 sizeof *priv
->eq_table
.uar_map
,
1187 if (!priv
->eq_table
.uar_map
) {
1192 err
= mlx4_bitmap_init(&priv
->eq_table
.bitmap
,
1193 roundup_pow_of_two(dev
->caps
.num_eqs
),
1194 dev
->caps
.num_eqs
- 1,
1195 dev
->caps
.reserved_eqs
,
1196 roundup_pow_of_two(dev
->caps
.num_eqs
) -
1201 for (i
= 0; i
< mlx4_num_eq_uar(dev
); ++i
)
1202 priv
->eq_table
.uar_map
[i
] = NULL
;
1204 if (!mlx4_is_slave(dev
)) {
1205 err
= mlx4_map_clr_int(dev
);
1207 goto err_out_bitmap
;
1209 priv
->eq_table
.clr_mask
=
1210 swab32(1 << (priv
->eq_table
.inta_pin
& 31));
1211 priv
->eq_table
.clr_int
= priv
->clr_base
+
1212 (priv
->eq_table
.inta_pin
< 32 ? 4 : 0);
1215 priv
->eq_table
.irq_names
=
1216 kmalloc(MLX4_IRQNAME_SIZE
* (dev
->caps
.num_comp_vectors
+ 1),
1218 if (!priv
->eq_table
.irq_names
) {
1220 goto err_out_clr_int
;
1223 for (i
= 0; i
< dev
->caps
.num_comp_vectors
+ 1; ++i
) {
1224 if (i
== MLX4_EQ_ASYNC
) {
1225 err
= mlx4_create_eq(dev
,
1226 MLX4_NUM_ASYNC_EQE
+ MLX4_NUM_SPARE_EQE
,
1227 0, &priv
->eq_table
.eq
[MLX4_EQ_ASYNC
]);
1229 struct mlx4_eq
*eq
= &priv
->eq_table
.eq
[i
];
1230 #ifdef CONFIG_RFS_ACCEL
1231 int port
= find_first_bit(eq
->actv_ports
.ports
,
1232 dev
->caps
.num_ports
) + 1;
1234 if (port
<= dev
->caps
.num_ports
) {
1235 struct mlx4_port_info
*info
=
1236 &mlx4_priv(dev
)->port
[port
];
1239 info
->rmap
= alloc_irq_cpu_rmap(
1240 mlx4_get_eqs_per_port(dev
, port
));
1242 mlx4_warn(dev
, "Failed to allocate cpu rmap\n");
1248 err
= irq_cpu_rmap_add(
1249 info
->rmap
, eq
->irq
);
1251 mlx4_warn(dev
, "Failed adding irq rmap\n");
1254 err
= mlx4_create_eq(dev
, dev
->caps
.num_cqs
-
1255 dev
->caps
.reserved_cqs
+
1257 (dev
->flags
& MLX4_FLAG_MSI_X
) ?
1258 i
+ 1 - !!(i
> MLX4_EQ_ASYNC
) : 0,
1265 if (dev
->flags
& MLX4_FLAG_MSI_X
) {
1266 const char *eq_name
;
1268 snprintf(priv
->eq_table
.irq_names
+
1269 MLX4_EQ_ASYNC
* MLX4_IRQNAME_SIZE
,
1271 "mlx4-async@pci:%s",
1272 pci_name(dev
->persist
->pdev
));
1273 eq_name
= priv
->eq_table
.irq_names
+
1274 MLX4_EQ_ASYNC
* MLX4_IRQNAME_SIZE
;
1276 err
= request_irq(priv
->eq_table
.eq
[MLX4_EQ_ASYNC
].irq
,
1277 mlx4_msi_x_interrupt
, 0, eq_name
,
1278 priv
->eq_table
.eq
+ MLX4_EQ_ASYNC
);
1282 priv
->eq_table
.eq
[MLX4_EQ_ASYNC
].have_irq
= 1;
1284 snprintf(priv
->eq_table
.irq_names
,
1287 pci_name(dev
->persist
->pdev
));
1288 err
= request_irq(dev
->persist
->pdev
->irq
, mlx4_interrupt
,
1289 IRQF_SHARED
, priv
->eq_table
.irq_names
, dev
);
1293 priv
->eq_table
.have_irq
= 1;
1296 err
= mlx4_MAP_EQ(dev
, get_async_ev_mask(dev
), 0,
1297 priv
->eq_table
.eq
[MLX4_EQ_ASYNC
].eqn
);
1299 mlx4_warn(dev
, "MAP_EQ for async EQ %d failed (%d)\n",
1300 priv
->eq_table
.eq
[MLX4_EQ_ASYNC
].eqn
, err
);
1303 eq_set_ci(&priv
->eq_table
.eq
[MLX4_EQ_ASYNC
], 1);
1309 mlx4_free_eq(dev
, &priv
->eq_table
.eq
[--i
]);
1310 #ifdef CONFIG_RFS_ACCEL
1311 for (i
= 1; i
<= dev
->caps
.num_ports
; i
++) {
1312 if (mlx4_priv(dev
)->port
[i
].rmap
) {
1313 free_irq_cpu_rmap(mlx4_priv(dev
)->port
[i
].rmap
);
1314 mlx4_priv(dev
)->port
[i
].rmap
= NULL
;
1318 mlx4_free_irqs(dev
);
1321 if (!mlx4_is_slave(dev
))
1322 mlx4_unmap_clr_int(dev
);
1325 mlx4_unmap_uar(dev
);
1326 mlx4_bitmap_cleanup(&priv
->eq_table
.bitmap
);
1329 kfree(priv
->eq_table
.uar_map
);
1334 void mlx4_cleanup_eq_table(struct mlx4_dev
*dev
)
1336 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1339 mlx4_MAP_EQ(dev
, get_async_ev_mask(dev
), 1,
1340 priv
->eq_table
.eq
[MLX4_EQ_ASYNC
].eqn
);
1342 #ifdef CONFIG_RFS_ACCEL
1343 for (i
= 1; i
<= dev
->caps
.num_ports
; i
++) {
1344 if (mlx4_priv(dev
)->port
[i
].rmap
) {
1345 free_irq_cpu_rmap(mlx4_priv(dev
)->port
[i
].rmap
);
1346 mlx4_priv(dev
)->port
[i
].rmap
= NULL
;
1350 mlx4_free_irqs(dev
);
1352 for (i
= 0; i
< dev
->caps
.num_comp_vectors
+ 1; ++i
)
1353 mlx4_free_eq(dev
, &priv
->eq_table
.eq
[i
]);
1355 if (!mlx4_is_slave(dev
))
1356 mlx4_unmap_clr_int(dev
);
1358 mlx4_unmap_uar(dev
);
1359 mlx4_bitmap_cleanup(&priv
->eq_table
.bitmap
);
1361 kfree(priv
->eq_table
.uar_map
);
1364 /* A test that verifies that we can accept interrupts
1365 * on the vector allocated for asynchronous events
1367 int mlx4_test_async(struct mlx4_dev
*dev
)
1369 return mlx4_NOP(dev
);
1371 EXPORT_SYMBOL(mlx4_test_async
);
1373 /* A test that verifies that we can accept interrupts
1374 * on the given irq vector of the tested port.
1375 * Interrupts are checked using the NOP command.
1377 int mlx4_test_interrupt(struct mlx4_dev
*dev
, int vector
)
1379 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1382 /* Temporary use polling for command completions */
1383 mlx4_cmd_use_polling(dev
);
1385 /* Map the new eq to handle all asynchronous events */
1386 err
= mlx4_MAP_EQ(dev
, get_async_ev_mask(dev
), 0,
1387 priv
->eq_table
.eq
[MLX4_CQ_TO_EQ_VECTOR(vector
)].eqn
);
1389 mlx4_warn(dev
, "Failed mapping eq for interrupt test\n");
1393 /* Go back to using events */
1394 mlx4_cmd_use_events(dev
);
1395 err
= mlx4_NOP(dev
);
1397 /* Return to default */
1398 mlx4_cmd_use_polling(dev
);
1400 mlx4_MAP_EQ(dev
, get_async_ev_mask(dev
), 0,
1401 priv
->eq_table
.eq
[MLX4_EQ_ASYNC
].eqn
);
1402 mlx4_cmd_use_events(dev
);
1406 EXPORT_SYMBOL(mlx4_test_interrupt
);
1408 bool mlx4_is_eq_vector_valid(struct mlx4_dev
*dev
, u8 port
, int vector
)
1410 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1412 vector
= MLX4_CQ_TO_EQ_VECTOR(vector
);
1413 if (vector
< 0 || (vector
>= dev
->caps
.num_comp_vectors
+ 1) ||
1414 (vector
== MLX4_EQ_ASYNC
))
1417 return test_bit(port
- 1, priv
->eq_table
.eq
[vector
].actv_ports
.ports
);
1419 EXPORT_SYMBOL(mlx4_is_eq_vector_valid
);
1421 u32
mlx4_get_eqs_per_port(struct mlx4_dev
*dev
, u8 port
)
1423 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1425 unsigned int sum
= 0;
1427 for (i
= 0; i
< dev
->caps
.num_comp_vectors
+ 1; i
++)
1428 sum
+= !!test_bit(port
- 1,
1429 priv
->eq_table
.eq
[i
].actv_ports
.ports
);
1433 EXPORT_SYMBOL(mlx4_get_eqs_per_port
);
1435 int mlx4_is_eq_shared(struct mlx4_dev
*dev
, int vector
)
1437 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1439 vector
= MLX4_CQ_TO_EQ_VECTOR(vector
);
1440 if (vector
<= 0 || (vector
>= dev
->caps
.num_comp_vectors
+ 1))
1443 return !!(bitmap_weight(priv
->eq_table
.eq
[vector
].actv_ports
.ports
,
1444 dev
->caps
.num_ports
) > 1);
1446 EXPORT_SYMBOL(mlx4_is_eq_shared
);
1448 struct cpu_rmap
*mlx4_get_cpu_rmap(struct mlx4_dev
*dev
, int port
)
1450 return mlx4_priv(dev
)->port
[port
].rmap
;
1452 EXPORT_SYMBOL(mlx4_get_cpu_rmap
);
1454 int mlx4_assign_eq(struct mlx4_dev
*dev
, u8 port
, int *vector
)
1456 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1458 u32 min_ref_count_val
= (u32
)-1;
1459 int requested_vector
= MLX4_CQ_TO_EQ_VECTOR(*vector
);
1460 int *prequested_vector
= NULL
;
1463 mutex_lock(&priv
->msix_ctl
.pool_lock
);
1464 if (requested_vector
< (dev
->caps
.num_comp_vectors
+ 1) &&
1465 (requested_vector
>= 0) &&
1466 (requested_vector
!= MLX4_EQ_ASYNC
)) {
1467 if (test_bit(port
- 1,
1468 priv
->eq_table
.eq
[requested_vector
].actv_ports
.ports
)) {
1469 prequested_vector
= &requested_vector
;
1473 for (i
= 1; i
< port
;
1474 requested_vector
+= mlx4_get_eqs_per_port(dev
, i
++))
1477 eq
= &priv
->eq_table
.eq
[requested_vector
];
1478 if (requested_vector
< dev
->caps
.num_comp_vectors
+ 1 &&
1479 test_bit(port
- 1, eq
->actv_ports
.ports
)) {
1480 prequested_vector
= &requested_vector
;
1485 if (!prequested_vector
) {
1486 requested_vector
= -1;
1487 for (i
= 0; min_ref_count_val
&& i
< dev
->caps
.num_comp_vectors
+ 1;
1489 struct mlx4_eq
*eq
= &priv
->eq_table
.eq
[i
];
1491 if (min_ref_count_val
> eq
->ref_count
&&
1492 test_bit(port
- 1, eq
->actv_ports
.ports
)) {
1493 min_ref_count_val
= eq
->ref_count
;
1494 requested_vector
= i
;
1498 if (requested_vector
< 0) {
1503 prequested_vector
= &requested_vector
;
1506 if (!test_bit(*prequested_vector
, priv
->msix_ctl
.pool_bm
) &&
1507 dev
->flags
& MLX4_FLAG_MSI_X
) {
1508 set_bit(*prequested_vector
, priv
->msix_ctl
.pool_bm
);
1509 snprintf(priv
->eq_table
.irq_names
+
1510 *prequested_vector
* MLX4_IRQNAME_SIZE
,
1511 MLX4_IRQNAME_SIZE
, "mlx4-%d@%s",
1512 *prequested_vector
, dev_name(&dev
->persist
->pdev
->dev
));
1514 err
= request_irq(priv
->eq_table
.eq
[*prequested_vector
].irq
,
1515 mlx4_msi_x_interrupt
, 0,
1516 &priv
->eq_table
.irq_names
[*prequested_vector
<< 5],
1517 priv
->eq_table
.eq
+ *prequested_vector
);
1520 clear_bit(*prequested_vector
, priv
->msix_ctl
.pool_bm
);
1521 *prequested_vector
= -1;
1523 #if defined(CONFIG_SMP)
1524 mlx4_set_eq_affinity_hint(priv
, *prequested_vector
);
1526 eq_set_ci(&priv
->eq_table
.eq
[*prequested_vector
], 1);
1527 priv
->eq_table
.eq
[*prequested_vector
].have_irq
= 1;
1531 if (!err
&& *prequested_vector
>= 0)
1532 priv
->eq_table
.eq
[*prequested_vector
].ref_count
++;
1535 mutex_unlock(&priv
->msix_ctl
.pool_lock
);
1537 if (!err
&& *prequested_vector
>= 0)
1538 *vector
= MLX4_EQ_TO_CQ_VECTOR(*prequested_vector
);
1544 EXPORT_SYMBOL(mlx4_assign_eq
);
1546 int mlx4_eq_get_irq(struct mlx4_dev
*dev
, int cq_vec
)
1548 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1550 return priv
->eq_table
.eq
[MLX4_CQ_TO_EQ_VECTOR(cq_vec
)].irq
;
1552 EXPORT_SYMBOL(mlx4_eq_get_irq
);
1554 void mlx4_release_eq(struct mlx4_dev
*dev
, int vec
)
1556 struct mlx4_priv
*priv
= mlx4_priv(dev
);
1557 int eq_vec
= MLX4_CQ_TO_EQ_VECTOR(vec
);
1559 mutex_lock(&priv
->msix_ctl
.pool_lock
);
1560 priv
->eq_table
.eq
[eq_vec
].ref_count
--;
1562 /* once we allocated EQ, we don't release it because it might be binded
1565 mutex_unlock(&priv
->msix_ctl
.pool_lock
);
1567 EXPORT_SYMBOL(mlx4_release_eq
);