1 /* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
3 Written 1998-2001 by Donald Becker.
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
28 [link no longer provides useful info -jgarzik]
32 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34 #define DRV_NAME "via-rhine"
35 #define DRV_VERSION "1.5.1"
36 #define DRV_RELDATE "2010-10-09"
38 #include <linux/types.h>
40 /* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
43 #define RHINE_MSG_DEFAULT \
46 /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
48 #if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
51 static int rx_copybreak
= 1518;
53 static int rx_copybreak
;
56 /* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
65 /* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67 static const int multicast_filter_limit
= 32;
70 /* Operational parameters that are set at compile time. */
72 /* Keep the ring sizes a power of two for compile efficiency.
73 * The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 * Making the Tx ring too large decreases the effectiveness of channel
75 * bonding and packet priority.
76 * With BQL support, we can increase TX ring safely.
77 * There are no ill effects from too-large receive rings.
79 #define TX_RING_SIZE 64
80 #define TX_QUEUE_LEN (TX_RING_SIZE - 6) /* Limit ring entries actually used. */
81 #define RX_RING_SIZE 64
83 /* Operational parameters that usually are not changed. */
85 /* Time in jiffies before concluding the transmitter is hung. */
86 #define TX_TIMEOUT (2*HZ)
88 #define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
90 #include <linux/module.h>
91 #include <linux/moduleparam.h>
92 #include <linux/kernel.h>
93 #include <linux/string.h>
94 #include <linux/timer.h>
95 #include <linux/errno.h>
96 #include <linux/ioport.h>
97 #include <linux/interrupt.h>
98 #include <linux/pci.h>
99 #include <linux/of_device.h>
100 #include <linux/of_irq.h>
101 #include <linux/platform_device.h>
102 #include <linux/dma-mapping.h>
103 #include <linux/netdevice.h>
104 #include <linux/etherdevice.h>
105 #include <linux/skbuff.h>
106 #include <linux/init.h>
107 #include <linux/delay.h>
108 #include <linux/mii.h>
109 #include <linux/ethtool.h>
110 #include <linux/crc32.h>
111 #include <linux/if_vlan.h>
112 #include <linux/bitops.h>
113 #include <linux/workqueue.h>
114 #include <asm/processor.h> /* Processor type for cache alignment. */
117 #include <asm/uaccess.h>
118 #include <linux/dmi.h>
120 /* These identify the driver base version and may not be removed. */
121 static const char version
[] =
122 "v1.10-LK" DRV_VERSION
" " DRV_RELDATE
" Written by Donald Becker";
124 MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
125 MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
126 MODULE_LICENSE("GPL");
128 module_param(debug
, int, 0);
129 module_param(rx_copybreak
, int, 0);
130 module_param(avoid_D3
, bool, 0);
131 MODULE_PARM_DESC(debug
, "VIA Rhine debug message flags");
132 MODULE_PARM_DESC(rx_copybreak
, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
133 MODULE_PARM_DESC(avoid_D3
, "Avoid power state D3 (work-around for broken BIOSes)");
141 I. Board Compatibility
143 This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146 II. Board-specific settings
148 Boards with this chip are functional only in a bus-master PCI slot.
150 Many operational settings are loaded from the EEPROM to the Config word at
151 offset 0x78. For most of these settings, this driver assumes that they are
153 If this driver is compiled to use PCI memory space operations the EEPROM
154 must be configured to enable memory ops.
156 III. Driver operation
160 This driver uses two statically allocated fixed-size descriptor lists
161 formed into rings by a branch from the final descriptor to the beginning of
162 the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
164 IIIb/c. Transmit/Receive Structure
166 This driver attempts to use a zero-copy receive and transmit scheme.
168 Alas, all data buffers are required to start on a 32 bit boundary, so
169 the driver must often copy transmit packets into bounce buffers.
171 The driver allocates full frame size skbuffs for the Rx ring buffers at
172 open() time and passes the skb->data field to the chip as receive data
173 buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
174 a fresh skbuff is allocated and the frame is copied to the new skbuff.
175 When the incoming frame is larger, the skbuff is passed directly up the
176 protocol stack. Buffers consumed this way are replaced by newly allocated
177 skbuffs in the last phase of rhine_rx().
179 The RX_COPYBREAK value is chosen to trade-off the memory wasted by
180 using a full-sized skbuff for small frames vs. the copying costs of larger
181 frames. New boards are typically used in generously configured machines
182 and the underfilled buffers have negligible impact compared to the benefit of
183 a single allocation size, so the default value of zero results in never
184 copying packets. When copying is done, the cost is usually mitigated by using
185 a combined copy/checksum routine. Copying also preloads the cache, which is
186 most useful with small frames.
188 Since the VIA chips are only able to transfer data to buffers on 32 bit
189 boundaries, the IP header at offset 14 in an ethernet frame isn't
190 longword aligned for further processing. Copying these unaligned buffers
191 has the beneficial effect of 16-byte aligning the IP header.
193 IIId. Synchronization
195 The driver runs as two independent, single-threaded flows of control. One
196 is the send-packet routine, which enforces single-threaded use by the
197 netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
198 which is single threaded by the hardware and interrupt handling software.
200 The send packet thread has partial control over the Tx ring. It locks the
201 netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
202 the ring is not available it stops the transmit queue by
203 calling netif_stop_queue.
205 The interrupt handler has exclusive control over the Rx ring and records stats
206 from the Tx ring. After reaping the stats, it marks the Tx queue entry as
207 empty by incrementing the dirty_tx mark. If at least half of the entries in
208 the Rx ring are available the transmit queue is woken up if it was stopped.
214 Preliminary VT86C100A manual from http://www.via.com.tw/
215 http://www.scyld.com/expert/100mbps.html
216 http://www.scyld.com/expert/NWay.html
217 ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
218 ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
223 The VT86C100A manual is not reliable information.
224 The 3043 chip does not handle unaligned transmit or receive buffers, resulting
225 in significant performance degradation for bounce buffer copies on transmit
226 and unaligned IP headers on receive.
227 The chip does not pad to minimum transmit length.
232 /* This table drives the PCI probe routines. It's mostly boilerplate in all
233 of the drivers, and will likely be provided by some future kernel.
234 Note the matching code -- the first table entry matchs all 56** cards but
235 second only the 1234 card.
242 VT8231
= 0x50, /* Integrated MAC */
243 VT8233
= 0x60, /* Integrated MAC */
244 VT8235
= 0x74, /* Integrated MAC */
245 VT8237
= 0x78, /* Integrated MAC */
252 VT6105M
= 0x90, /* Management adapter */
256 rqWOL
= 0x0001, /* Wake-On-LAN support */
257 rqForceReset
= 0x0002,
258 rq6patterns
= 0x0040, /* 6 instead of 4 patterns for WOL */
259 rqStatusWBRace
= 0x0080, /* Tx Status Writeback Error possible */
260 rqRhineI
= 0x0100, /* See comment below */
261 rqIntPHY
= 0x0200, /* Integrated PHY */
262 rqMgmt
= 0x0400, /* Management adapter */
263 rqNeedEnMMIO
= 0x0800, /* Whether the core needs to be
264 * switched from PIO mode to MMIO
265 * (only applies to PCI)
269 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
270 * MMIO as well as for the collision counter and the Tx FIFO underflow
271 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
274 /* Beware of PCI posted writes */
275 #define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
277 static const struct pci_device_id rhine_pci_tbl
[] = {
278 { 0x1106, 0x3043, PCI_ANY_ID
, PCI_ANY_ID
, }, /* VT86C100A */
279 { 0x1106, 0x3065, PCI_ANY_ID
, PCI_ANY_ID
, }, /* VT6102 */
280 { 0x1106, 0x3106, PCI_ANY_ID
, PCI_ANY_ID
, }, /* 6105{,L,LOM} */
281 { 0x1106, 0x3053, PCI_ANY_ID
, PCI_ANY_ID
, }, /* VT6105M */
282 { } /* terminate list */
284 MODULE_DEVICE_TABLE(pci
, rhine_pci_tbl
);
286 /* OpenFirmware identifiers for platform-bus devices
287 * The .data field is currently only used to store quirks
289 static u32 vt8500_quirks
= rqWOL
| rqForceReset
| rq6patterns
;
290 static const struct of_device_id rhine_of_tbl
[] = {
291 { .compatible
= "via,vt8500-rhine", .data
= &vt8500_quirks
},
292 { } /* terminate list */
294 MODULE_DEVICE_TABLE(of
, rhine_of_tbl
);
296 /* Offsets to the device registers. */
297 enum register_offsets
{
298 StationAddr
=0x00, RxConfig
=0x06, TxConfig
=0x07, ChipCmd
=0x08,
299 ChipCmd1
=0x09, TQWake
=0x0A,
300 IntrStatus
=0x0C, IntrEnable
=0x0E,
301 MulticastFilter0
=0x10, MulticastFilter1
=0x14,
302 RxRingPtr
=0x18, TxRingPtr
=0x1C, GFIFOTest
=0x54,
303 MIIPhyAddr
=0x6C, MIIStatus
=0x6D, PCIBusConfig
=0x6E, PCIBusConfig1
=0x6F,
304 MIICmd
=0x70, MIIRegAddr
=0x71, MIIData
=0x72, MACRegEEcsr
=0x74,
305 ConfigA
=0x78, ConfigB
=0x79, ConfigC
=0x7A, ConfigD
=0x7B,
306 RxMissed
=0x7C, RxCRCErrs
=0x7E, MiscCmd
=0x81,
307 StickyHW
=0x83, IntrStatus2
=0x84,
308 CamMask
=0x88, CamCon
=0x92, CamAddr
=0x93,
309 WOLcrSet
=0xA0, PwcfgSet
=0xA1, WOLcgSet
=0xA3, WOLcrClr
=0xA4,
310 WOLcrClr1
=0xA6, WOLcgClr
=0xA7,
311 PwrcsrSet
=0xA8, PwrcsrSet1
=0xA9, PwrcsrClr
=0xAC, PwrcsrClr1
=0xAD,
314 /* Bits in ConfigD */
316 BackOptional
=0x01, BackModify
=0x02,
317 BackCaptureEffect
=0x04, BackRandom
=0x08
320 /* Bits in the TxConfig (TCR) register */
323 TCR_LB0
=0x02, /* loopback[0] */
324 TCR_LB1
=0x04, /* loopback[1] */
332 /* Bits in the CamCon (CAMC) register */
340 /* Bits in the PCIBusConfig1 (BCR1) register */
348 BCR1_TXQNOBK
=0x40, /* for VT6105 */
349 BCR1_VIDFR
=0x80, /* for VT6105 */
350 BCR1_MED0
=0x40, /* for VT6102 */
351 BCR1_MED1
=0x80, /* for VT6102 */
354 /* Registers we check that mmio and reg are the same. */
355 static const int mmio_verify_registers
[] = {
356 RxConfig
, TxConfig
, IntrEnable
, ConfigA
, ConfigB
, ConfigC
, ConfigD
,
360 /* Bits in the interrupt status/mask registers. */
361 enum intr_status_bits
{
365 IntrTxError
= 0x0008,
366 IntrRxEmpty
= 0x0020,
368 IntrStatsMax
= 0x0080,
369 IntrRxEarly
= 0x0100,
370 IntrTxUnderrun
= 0x0210,
371 IntrRxOverflow
= 0x0400,
372 IntrRxDropped
= 0x0800,
373 IntrRxNoBuf
= 0x1000,
374 IntrTxAborted
= 0x2000,
375 IntrLinkChange
= 0x4000,
376 IntrRxWakeUp
= 0x8000,
377 IntrTxDescRace
= 0x080000, /* mapped from IntrStatus2 */
378 IntrNormalSummary
= IntrRxDone
| IntrTxDone
,
379 IntrTxErrSummary
= IntrTxDescRace
| IntrTxAborted
| IntrTxError
|
383 /* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
392 /* The Rx and Tx buffer descriptors. */
395 __le32 desc_length
; /* Chain flag, Buffer/frame length */
401 __le32 desc_length
; /* Chain flag, Tx Config, Frame length */
406 /* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
407 #define TXDESC 0x00e08000
409 enum rx_status_bits
{
410 RxOK
=0x8000, RxWholePkt
=0x0300, RxErr
=0x008F
413 /* Bits in *_desc.*_status */
414 enum desc_status_bits
{
418 /* Bits in *_desc.*_length */
419 enum desc_length_bits
{
423 /* Bits in ChipCmd. */
425 CmdInit
=0x01, CmdStart
=0x02, CmdStop
=0x04, CmdRxOn
=0x08,
426 CmdTxOn
=0x10, Cmd1TxDemand
=0x20, CmdRxDemand
=0x40,
427 Cmd1EarlyRx
=0x01, Cmd1EarlyTx
=0x02, Cmd1FDuplex
=0x04,
428 Cmd1NoTxPoll
=0x08, Cmd1Reset
=0x80,
434 struct u64_stats_sync syncp
;
437 struct rhine_private
{
438 /* Bit mask for configured VLAN ids */
439 unsigned long active_vlans
[BITS_TO_LONGS(VLAN_N_VID
)];
441 /* Descriptor rings */
442 struct rx_desc
*rx_ring
;
443 struct tx_desc
*tx_ring
;
444 dma_addr_t rx_ring_dma
;
445 dma_addr_t tx_ring_dma
;
447 /* The addresses of receive-in-place skbuffs. */
448 struct sk_buff
*rx_skbuff
[RX_RING_SIZE
];
449 dma_addr_t rx_skbuff_dma
[RX_RING_SIZE
];
451 /* The saved address of a sent-in-place packet/buffer, for later free(). */
452 struct sk_buff
*tx_skbuff
[TX_RING_SIZE
];
453 dma_addr_t tx_skbuff_dma
[TX_RING_SIZE
];
455 /* Tx bounce buffers (Rhine-I only) */
456 unsigned char *tx_buf
[TX_RING_SIZE
];
457 unsigned char *tx_bufs
;
458 dma_addr_t tx_bufs_dma
;
462 struct net_device
*dev
;
463 struct napi_struct napi
;
465 struct mutex task_lock
;
467 struct work_struct slow_event_task
;
468 struct work_struct reset_task
;
472 /* Frequently used values: keep some adjacent for cache effect. */
475 unsigned int cur_tx
, dirty_tx
;
476 unsigned int rx_buf_sz
; /* Based on MTU+slack. */
477 struct rhine_stats rx_stats
;
478 struct rhine_stats tx_stats
;
481 u8 tx_thresh
, rx_thresh
;
483 struct mii_if_info mii_if
;
487 #define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
488 #define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
489 #define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
491 #define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
492 #define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
493 #define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
495 #define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
496 #define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
497 #define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
499 #define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
500 #define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
501 #define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
504 static int mdio_read(struct net_device
*dev
, int phy_id
, int location
);
505 static void mdio_write(struct net_device
*dev
, int phy_id
, int location
, int value
);
506 static int rhine_open(struct net_device
*dev
);
507 static void rhine_reset_task(struct work_struct
*work
);
508 static void rhine_slow_event_task(struct work_struct
*work
);
509 static void rhine_tx_timeout(struct net_device
*dev
);
510 static netdev_tx_t
rhine_start_tx(struct sk_buff
*skb
,
511 struct net_device
*dev
);
512 static irqreturn_t
rhine_interrupt(int irq
, void *dev_instance
);
513 static void rhine_tx(struct net_device
*dev
);
514 static int rhine_rx(struct net_device
*dev
, int limit
);
515 static void rhine_set_rx_mode(struct net_device
*dev
);
516 static struct rtnl_link_stats64
*rhine_get_stats64(struct net_device
*dev
,
517 struct rtnl_link_stats64
*stats
);
518 static int netdev_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
);
519 static const struct ethtool_ops netdev_ethtool_ops
;
520 static int rhine_close(struct net_device
*dev
);
521 static int rhine_vlan_rx_add_vid(struct net_device
*dev
,
522 __be16 proto
, u16 vid
);
523 static int rhine_vlan_rx_kill_vid(struct net_device
*dev
,
524 __be16 proto
, u16 vid
);
525 static void rhine_restart_tx(struct net_device
*dev
);
527 static void rhine_wait_bit(struct rhine_private
*rp
, u8 reg
, u8 mask
, bool low
)
529 void __iomem
*ioaddr
= rp
->base
;
532 for (i
= 0; i
< 1024; i
++) {
533 bool has_mask_bits
= !!(ioread8(ioaddr
+ reg
) & mask
);
535 if (low
^ has_mask_bits
)
540 netif_dbg(rp
, hw
, rp
->dev
, "%s bit wait (%02x/%02x) cycle "
541 "count: %04d\n", low
? "low" : "high", reg
, mask
, i
);
545 static void rhine_wait_bit_high(struct rhine_private
*rp
, u8 reg
, u8 mask
)
547 rhine_wait_bit(rp
, reg
, mask
, false);
550 static void rhine_wait_bit_low(struct rhine_private
*rp
, u8 reg
, u8 mask
)
552 rhine_wait_bit(rp
, reg
, mask
, true);
555 static u32
rhine_get_events(struct rhine_private
*rp
)
557 void __iomem
*ioaddr
= rp
->base
;
560 intr_status
= ioread16(ioaddr
+ IntrStatus
);
561 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
562 if (rp
->quirks
& rqStatusWBRace
)
563 intr_status
|= ioread8(ioaddr
+ IntrStatus2
) << 16;
567 static void rhine_ack_events(struct rhine_private
*rp
, u32 mask
)
569 void __iomem
*ioaddr
= rp
->base
;
571 if (rp
->quirks
& rqStatusWBRace
)
572 iowrite8(mask
>> 16, ioaddr
+ IntrStatus2
);
573 iowrite16(mask
, ioaddr
+ IntrStatus
);
578 * Get power related registers into sane state.
579 * Notify user about past WOL event.
581 static void rhine_power_init(struct net_device
*dev
)
583 struct rhine_private
*rp
= netdev_priv(dev
);
584 void __iomem
*ioaddr
= rp
->base
;
587 if (rp
->quirks
& rqWOL
) {
588 /* Make sure chip is in power state D0 */
589 iowrite8(ioread8(ioaddr
+ StickyHW
) & 0xFC, ioaddr
+ StickyHW
);
591 /* Disable "force PME-enable" */
592 iowrite8(0x80, ioaddr
+ WOLcgClr
);
594 /* Clear power-event config bits (WOL) */
595 iowrite8(0xFF, ioaddr
+ WOLcrClr
);
596 /* More recent cards can manage two additional patterns */
597 if (rp
->quirks
& rq6patterns
)
598 iowrite8(0x03, ioaddr
+ WOLcrClr1
);
600 /* Save power-event status bits */
601 wolstat
= ioread8(ioaddr
+ PwrcsrSet
);
602 if (rp
->quirks
& rq6patterns
)
603 wolstat
|= (ioread8(ioaddr
+ PwrcsrSet1
) & 0x03) << 8;
605 /* Clear power-event status bits */
606 iowrite8(0xFF, ioaddr
+ PwrcsrClr
);
607 if (rp
->quirks
& rq6patterns
)
608 iowrite8(0x03, ioaddr
+ PwrcsrClr1
);
614 reason
= "Magic packet";
617 reason
= "Link went up";
620 reason
= "Link went down";
623 reason
= "Unicast packet";
626 reason
= "Multicast/broadcast packet";
631 netdev_info(dev
, "Woke system up. Reason: %s\n",
637 static void rhine_chip_reset(struct net_device
*dev
)
639 struct rhine_private
*rp
= netdev_priv(dev
);
640 void __iomem
*ioaddr
= rp
->base
;
643 iowrite8(Cmd1Reset
, ioaddr
+ ChipCmd1
);
646 if (ioread8(ioaddr
+ ChipCmd1
) & Cmd1Reset
) {
647 netdev_info(dev
, "Reset not complete yet. Trying harder.\n");
650 if (rp
->quirks
& rqForceReset
)
651 iowrite8(0x40, ioaddr
+ MiscCmd
);
653 /* Reset can take somewhat longer (rare) */
654 rhine_wait_bit_low(rp
, ChipCmd1
, Cmd1Reset
);
657 cmd1
= ioread8(ioaddr
+ ChipCmd1
);
658 netif_info(rp
, hw
, dev
, "Reset %s\n", (cmd1
& Cmd1Reset
) ?
659 "failed" : "succeeded");
662 static void enable_mmio(long pioaddr
, u32 quirks
)
666 if (quirks
& rqNeedEnMMIO
) {
667 if (quirks
& rqRhineI
) {
668 /* More recent docs say that this bit is reserved */
669 n
= inb(pioaddr
+ ConfigA
) | 0x20;
670 outb(n
, pioaddr
+ ConfigA
);
672 n
= inb(pioaddr
+ ConfigD
) | 0x80;
673 outb(n
, pioaddr
+ ConfigD
);
678 static inline int verify_mmio(struct device
*hwdev
,
680 void __iomem
*ioaddr
,
683 if (quirks
& rqNeedEnMMIO
) {
686 /* Check that selected MMIO registers match the PIO ones */
687 while (mmio_verify_registers
[i
]) {
688 int reg
= mmio_verify_registers
[i
++];
689 unsigned char a
= inb(pioaddr
+reg
);
690 unsigned char b
= readb(ioaddr
+reg
);
694 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
704 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
705 * (plus 0x6C for Rhine-I/II)
707 static void rhine_reload_eeprom(long pioaddr
, struct net_device
*dev
)
709 struct rhine_private
*rp
= netdev_priv(dev
);
710 void __iomem
*ioaddr
= rp
->base
;
713 outb(0x20, pioaddr
+ MACRegEEcsr
);
714 for (i
= 0; i
< 1024; i
++) {
715 if (!(inb(pioaddr
+ MACRegEEcsr
) & 0x20))
719 pr_info("%4d cycles used @ %s:%d\n", i
, __func__
, __LINE__
);
722 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
723 * MMIO. If reloading EEPROM was done first this could be avoided, but
724 * it is not known if that still works with the "win98-reboot" problem.
726 enable_mmio(pioaddr
, rp
->quirks
);
728 /* Turn off EEPROM-controlled wake-up (magic packet) */
729 if (rp
->quirks
& rqWOL
)
730 iowrite8(ioread8(ioaddr
+ ConfigA
) & 0xFC, ioaddr
+ ConfigA
);
734 #ifdef CONFIG_NET_POLL_CONTROLLER
735 static void rhine_poll(struct net_device
*dev
)
737 struct rhine_private
*rp
= netdev_priv(dev
);
738 const int irq
= rp
->irq
;
741 rhine_interrupt(irq
, dev
);
746 static void rhine_kick_tx_threshold(struct rhine_private
*rp
)
748 if (rp
->tx_thresh
< 0xe0) {
749 void __iomem
*ioaddr
= rp
->base
;
751 rp
->tx_thresh
+= 0x20;
752 BYTE_REG_BITS_SET(rp
->tx_thresh
, 0x80, ioaddr
+ TxConfig
);
756 static void rhine_tx_err(struct rhine_private
*rp
, u32 status
)
758 struct net_device
*dev
= rp
->dev
;
760 if (status
& IntrTxAborted
) {
761 netif_info(rp
, tx_err
, dev
,
762 "Abort %08x, frame dropped\n", status
);
765 if (status
& IntrTxUnderrun
) {
766 rhine_kick_tx_threshold(rp
);
767 netif_info(rp
, tx_err
,dev
, "Transmitter underrun, "
768 "Tx threshold now %02x\n", rp
->tx_thresh
);
771 if (status
& IntrTxDescRace
)
772 netif_info(rp
, tx_err
, dev
, "Tx descriptor write-back race\n");
774 if ((status
& IntrTxError
) &&
775 (status
& (IntrTxAborted
| IntrTxUnderrun
| IntrTxDescRace
)) == 0) {
776 rhine_kick_tx_threshold(rp
);
777 netif_info(rp
, tx_err
, dev
, "Unspecified error. "
778 "Tx threshold now %02x\n", rp
->tx_thresh
);
781 rhine_restart_tx(dev
);
784 static void rhine_update_rx_crc_and_missed_errord(struct rhine_private
*rp
)
786 void __iomem
*ioaddr
= rp
->base
;
787 struct net_device_stats
*stats
= &rp
->dev
->stats
;
789 stats
->rx_crc_errors
+= ioread16(ioaddr
+ RxCRCErrs
);
790 stats
->rx_missed_errors
+= ioread16(ioaddr
+ RxMissed
);
793 * Clears the "tally counters" for CRC errors and missed frames(?).
794 * It has been reported that some chips need a write of 0 to clear
795 * these, for others the counters are set to 1 when written to and
796 * instead cleared when read. So we clear them both ways ...
798 iowrite32(0, ioaddr
+ RxMissed
);
799 ioread16(ioaddr
+ RxCRCErrs
);
800 ioread16(ioaddr
+ RxMissed
);
803 #define RHINE_EVENT_NAPI_RX (IntrRxDone | \
811 #define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
815 #define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
817 #define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
818 RHINE_EVENT_NAPI_TX | \
820 #define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
821 #define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
823 static int rhine_napipoll(struct napi_struct
*napi
, int budget
)
825 struct rhine_private
*rp
= container_of(napi
, struct rhine_private
, napi
);
826 struct net_device
*dev
= rp
->dev
;
827 void __iomem
*ioaddr
= rp
->base
;
828 u16 enable_mask
= RHINE_EVENT
& 0xffff;
832 status
= rhine_get_events(rp
);
833 rhine_ack_events(rp
, status
& ~RHINE_EVENT_SLOW
);
835 if (status
& RHINE_EVENT_NAPI_RX
)
836 work_done
+= rhine_rx(dev
, budget
);
838 if (status
& RHINE_EVENT_NAPI_TX
) {
839 if (status
& RHINE_EVENT_NAPI_TX_ERR
) {
840 /* Avoid scavenging before Tx engine turned off */
841 rhine_wait_bit_low(rp
, ChipCmd
, CmdTxOn
);
842 if (ioread8(ioaddr
+ ChipCmd
) & CmdTxOn
)
843 netif_warn(rp
, tx_err
, dev
, "Tx still on\n");
848 if (status
& RHINE_EVENT_NAPI_TX_ERR
)
849 rhine_tx_err(rp
, status
);
852 if (status
& IntrStatsMax
) {
853 spin_lock(&rp
->lock
);
854 rhine_update_rx_crc_and_missed_errord(rp
);
855 spin_unlock(&rp
->lock
);
858 if (status
& RHINE_EVENT_SLOW
) {
859 enable_mask
&= ~RHINE_EVENT_SLOW
;
860 schedule_work(&rp
->slow_event_task
);
863 if (work_done
< budget
) {
865 iowrite16(enable_mask
, ioaddr
+ IntrEnable
);
871 static void rhine_hw_init(struct net_device
*dev
, long pioaddr
)
873 struct rhine_private
*rp
= netdev_priv(dev
);
875 /* Reset the chip to erase previous misconfiguration. */
876 rhine_chip_reset(dev
);
878 /* Rhine-I needs extra time to recuperate before EEPROM reload */
879 if (rp
->quirks
& rqRhineI
)
882 /* Reload EEPROM controlled bytes cleared by soft reset */
883 if (dev_is_pci(dev
->dev
.parent
))
884 rhine_reload_eeprom(pioaddr
, dev
);
887 static const struct net_device_ops rhine_netdev_ops
= {
888 .ndo_open
= rhine_open
,
889 .ndo_stop
= rhine_close
,
890 .ndo_start_xmit
= rhine_start_tx
,
891 .ndo_get_stats64
= rhine_get_stats64
,
892 .ndo_set_rx_mode
= rhine_set_rx_mode
,
893 .ndo_change_mtu
= eth_change_mtu
,
894 .ndo_validate_addr
= eth_validate_addr
,
895 .ndo_set_mac_address
= eth_mac_addr
,
896 .ndo_do_ioctl
= netdev_ioctl
,
897 .ndo_tx_timeout
= rhine_tx_timeout
,
898 .ndo_vlan_rx_add_vid
= rhine_vlan_rx_add_vid
,
899 .ndo_vlan_rx_kill_vid
= rhine_vlan_rx_kill_vid
,
900 #ifdef CONFIG_NET_POLL_CONTROLLER
901 .ndo_poll_controller
= rhine_poll
,
905 static int rhine_init_one_common(struct device
*hwdev
, u32 quirks
,
906 long pioaddr
, void __iomem
*ioaddr
, int irq
)
908 struct net_device
*dev
;
909 struct rhine_private
*rp
;
913 /* this should always be supported */
914 rc
= dma_set_mask(hwdev
, DMA_BIT_MASK(32));
916 dev_err(hwdev
, "32-bit DMA addresses not supported by the card!?\n");
920 dev
= alloc_etherdev(sizeof(struct rhine_private
));
925 SET_NETDEV_DEV(dev
, hwdev
);
927 rp
= netdev_priv(dev
);
930 rp
->pioaddr
= pioaddr
;
933 rp
->msg_enable
= netif_msg_init(debug
, RHINE_MSG_DEFAULT
);
935 phy_id
= rp
->quirks
& rqIntPHY
? 1 : 0;
937 u64_stats_init(&rp
->tx_stats
.syncp
);
938 u64_stats_init(&rp
->rx_stats
.syncp
);
940 /* Get chip registers into a sane state */
941 rhine_power_init(dev
);
942 rhine_hw_init(dev
, pioaddr
);
944 for (i
= 0; i
< 6; i
++)
945 dev
->dev_addr
[i
] = ioread8(ioaddr
+ StationAddr
+ i
);
947 if (!is_valid_ether_addr(dev
->dev_addr
)) {
948 /* Report it and use a random ethernet address instead */
949 netdev_err(dev
, "Invalid MAC address: %pM\n", dev
->dev_addr
);
950 eth_hw_addr_random(dev
);
951 netdev_info(dev
, "Using random MAC address: %pM\n",
955 /* For Rhine-I/II, phy_id is loaded from EEPROM */
957 phy_id
= ioread8(ioaddr
+ 0x6C);
959 spin_lock_init(&rp
->lock
);
960 mutex_init(&rp
->task_lock
);
961 INIT_WORK(&rp
->reset_task
, rhine_reset_task
);
962 INIT_WORK(&rp
->slow_event_task
, rhine_slow_event_task
);
964 rp
->mii_if
.dev
= dev
;
965 rp
->mii_if
.mdio_read
= mdio_read
;
966 rp
->mii_if
.mdio_write
= mdio_write
;
967 rp
->mii_if
.phy_id_mask
= 0x1f;
968 rp
->mii_if
.reg_num_mask
= 0x1f;
970 /* The chip-specific entries in the device structure. */
971 dev
->netdev_ops
= &rhine_netdev_ops
;
972 dev
->ethtool_ops
= &netdev_ethtool_ops
;
973 dev
->watchdog_timeo
= TX_TIMEOUT
;
975 netif_napi_add(dev
, &rp
->napi
, rhine_napipoll
, 64);
977 if (rp
->quirks
& rqRhineI
)
978 dev
->features
|= NETIF_F_SG
|NETIF_F_HW_CSUM
;
980 if (rp
->quirks
& rqMgmt
)
981 dev
->features
|= NETIF_F_HW_VLAN_CTAG_TX
|
982 NETIF_F_HW_VLAN_CTAG_RX
|
983 NETIF_F_HW_VLAN_CTAG_FILTER
;
985 /* dev->name not defined before register_netdev()! */
986 rc
= register_netdev(dev
);
988 goto err_out_free_netdev
;
990 if (rp
->quirks
& rqRhineI
)
992 else if (rp
->quirks
& rqStatusWBRace
)
994 else if (rp
->quirks
& rqMgmt
)
995 name
= "Rhine III (Management Adapter)";
999 netdev_info(dev
, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1000 name
, (long)ioaddr
, dev
->dev_addr
, rp
->irq
);
1002 dev_set_drvdata(hwdev
, dev
);
1006 int mii_status
= mdio_read(dev
, phy_id
, 1);
1007 mii_cmd
= mdio_read(dev
, phy_id
, MII_BMCR
) & ~BMCR_ISOLATE
;
1008 mdio_write(dev
, phy_id
, MII_BMCR
, mii_cmd
);
1009 if (mii_status
!= 0xffff && mii_status
!= 0x0000) {
1010 rp
->mii_if
.advertising
= mdio_read(dev
, phy_id
, 4);
1012 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1014 mii_status
, rp
->mii_if
.advertising
,
1015 mdio_read(dev
, phy_id
, 5));
1017 /* set IFF_RUNNING */
1018 if (mii_status
& BMSR_LSTATUS
)
1019 netif_carrier_on(dev
);
1021 netif_carrier_off(dev
);
1025 rp
->mii_if
.phy_id
= phy_id
;
1027 netif_info(rp
, probe
, dev
, "No D3 power state at shutdown\n");
1031 err_out_free_netdev
:
1037 static int rhine_init_one_pci(struct pci_dev
*pdev
,
1038 const struct pci_device_id
*ent
)
1040 struct device
*hwdev
= &pdev
->dev
;
1042 long pioaddr
, memaddr
;
1043 void __iomem
*ioaddr
;
1044 int io_size
= pdev
->revision
< VTunknown0
? 128 : 256;
1046 /* This driver was written to use PCI memory space. Some early versions
1047 * of the Rhine may only work correctly with I/O space accesses.
1048 * TODO: determine for which revisions this is true and assign the flag
1049 * in code as opposed to this Kconfig option (???)
1051 #ifdef CONFIG_VIA_RHINE_MMIO
1052 u32 quirks
= rqNeedEnMMIO
;
1057 /* when built into the kernel, we only print version if device is found */
1059 pr_info_once("%s\n", version
);
1062 rc
= pci_enable_device(pdev
);
1066 if (pdev
->revision
< VTunknown0
) {
1068 } else if (pdev
->revision
>= VT6102
) {
1069 quirks
|= rqWOL
| rqForceReset
;
1070 if (pdev
->revision
< VT6105
) {
1071 quirks
|= rqStatusWBRace
;
1074 if (pdev
->revision
>= VT6105_B0
)
1075 quirks
|= rq6patterns
;
1076 if (pdev
->revision
>= VT6105M
)
1082 if ((pci_resource_len(pdev
, 0) < io_size
) ||
1083 (pci_resource_len(pdev
, 1) < io_size
)) {
1085 dev_err(hwdev
, "Insufficient PCI resources, aborting\n");
1086 goto err_out_pci_disable
;
1089 pioaddr
= pci_resource_start(pdev
, 0);
1090 memaddr
= pci_resource_start(pdev
, 1);
1092 pci_set_master(pdev
);
1094 rc
= pci_request_regions(pdev
, DRV_NAME
);
1096 goto err_out_pci_disable
;
1098 ioaddr
= pci_iomap(pdev
, (quirks
& rqNeedEnMMIO
? 1 : 0), io_size
);
1102 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
1103 dev_name(hwdev
), io_size
, memaddr
);
1104 goto err_out_free_res
;
1107 enable_mmio(pioaddr
, quirks
);
1109 rc
= verify_mmio(hwdev
, pioaddr
, ioaddr
, quirks
);
1113 rc
= rhine_init_one_common(&pdev
->dev
, quirks
,
1114 pioaddr
, ioaddr
, pdev
->irq
);
1119 pci_iounmap(pdev
, ioaddr
);
1121 pci_release_regions(pdev
);
1122 err_out_pci_disable
:
1123 pci_disable_device(pdev
);
1128 static int rhine_init_one_platform(struct platform_device
*pdev
)
1130 const struct of_device_id
*match
;
1133 struct resource
*res
;
1134 void __iomem
*ioaddr
;
1136 match
= of_match_device(rhine_of_tbl
, &pdev
->dev
);
1140 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1141 ioaddr
= devm_ioremap_resource(&pdev
->dev
, res
);
1143 return PTR_ERR(ioaddr
);
1145 irq
= irq_of_parse_and_map(pdev
->dev
.of_node
, 0);
1149 quirks
= match
->data
;
1153 return rhine_init_one_common(&pdev
->dev
, *quirks
,
1154 (long)ioaddr
, ioaddr
, irq
);
1157 static int alloc_ring(struct net_device
* dev
)
1159 struct rhine_private
*rp
= netdev_priv(dev
);
1160 struct device
*hwdev
= dev
->dev
.parent
;
1162 dma_addr_t ring_dma
;
1164 ring
= dma_alloc_coherent(hwdev
,
1165 RX_RING_SIZE
* sizeof(struct rx_desc
) +
1166 TX_RING_SIZE
* sizeof(struct tx_desc
),
1170 netdev_err(dev
, "Could not allocate DMA memory\n");
1173 if (rp
->quirks
& rqRhineI
) {
1174 rp
->tx_bufs
= dma_alloc_coherent(hwdev
,
1175 PKT_BUF_SZ
* TX_RING_SIZE
,
1178 if (rp
->tx_bufs
== NULL
) {
1179 dma_free_coherent(hwdev
,
1180 RX_RING_SIZE
* sizeof(struct rx_desc
) +
1181 TX_RING_SIZE
* sizeof(struct tx_desc
),
1188 rp
->tx_ring
= ring
+ RX_RING_SIZE
* sizeof(struct rx_desc
);
1189 rp
->rx_ring_dma
= ring_dma
;
1190 rp
->tx_ring_dma
= ring_dma
+ RX_RING_SIZE
* sizeof(struct rx_desc
);
1195 static void free_ring(struct net_device
* dev
)
1197 struct rhine_private
*rp
= netdev_priv(dev
);
1198 struct device
*hwdev
= dev
->dev
.parent
;
1200 dma_free_coherent(hwdev
,
1201 RX_RING_SIZE
* sizeof(struct rx_desc
) +
1202 TX_RING_SIZE
* sizeof(struct tx_desc
),
1203 rp
->rx_ring
, rp
->rx_ring_dma
);
1207 dma_free_coherent(hwdev
, PKT_BUF_SZ
* TX_RING_SIZE
,
1208 rp
->tx_bufs
, rp
->tx_bufs_dma
);
1214 struct rhine_skb_dma
{
1215 struct sk_buff
*skb
;
1219 static inline int rhine_skb_dma_init(struct net_device
*dev
,
1220 struct rhine_skb_dma
*sd
)
1222 struct rhine_private
*rp
= netdev_priv(dev
);
1223 struct device
*hwdev
= dev
->dev
.parent
;
1224 const int size
= rp
->rx_buf_sz
;
1226 sd
->skb
= netdev_alloc_skb(dev
, size
);
1230 sd
->dma
= dma_map_single(hwdev
, sd
->skb
->data
, size
, DMA_FROM_DEVICE
);
1231 if (unlikely(dma_mapping_error(hwdev
, sd
->dma
))) {
1232 netif_err(rp
, drv
, dev
, "Rx DMA mapping failure\n");
1233 dev_kfree_skb_any(sd
->skb
);
1240 static void rhine_reset_rbufs(struct rhine_private
*rp
)
1246 for (i
= 0; i
< RX_RING_SIZE
; i
++)
1247 rp
->rx_ring
[i
].rx_status
= cpu_to_le32(DescOwn
);
1250 static inline void rhine_skb_dma_nic_store(struct rhine_private
*rp
,
1251 struct rhine_skb_dma
*sd
, int entry
)
1253 rp
->rx_skbuff_dma
[entry
] = sd
->dma
;
1254 rp
->rx_skbuff
[entry
] = sd
->skb
;
1256 rp
->rx_ring
[entry
].addr
= cpu_to_le32(sd
->dma
);
1260 static void free_rbufs(struct net_device
* dev
);
1262 static int alloc_rbufs(struct net_device
*dev
)
1264 struct rhine_private
*rp
= netdev_priv(dev
);
1268 rp
->rx_buf_sz
= (dev
->mtu
<= 1500 ? PKT_BUF_SZ
: dev
->mtu
+ 32);
1269 next
= rp
->rx_ring_dma
;
1271 /* Init the ring entries */
1272 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
1273 rp
->rx_ring
[i
].rx_status
= 0;
1274 rp
->rx_ring
[i
].desc_length
= cpu_to_le32(rp
->rx_buf_sz
);
1275 next
+= sizeof(struct rx_desc
);
1276 rp
->rx_ring
[i
].next_desc
= cpu_to_le32(next
);
1277 rp
->rx_skbuff
[i
] = NULL
;
1279 /* Mark the last entry as wrapping the ring. */
1280 rp
->rx_ring
[i
-1].next_desc
= cpu_to_le32(rp
->rx_ring_dma
);
1282 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1283 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
1284 struct rhine_skb_dma sd
;
1286 rc
= rhine_skb_dma_init(dev
, &sd
);
1292 rhine_skb_dma_nic_store(rp
, &sd
, i
);
1295 rhine_reset_rbufs(rp
);
1300 static void free_rbufs(struct net_device
* dev
)
1302 struct rhine_private
*rp
= netdev_priv(dev
);
1303 struct device
*hwdev
= dev
->dev
.parent
;
1306 /* Free all the skbuffs in the Rx queue. */
1307 for (i
= 0; i
< RX_RING_SIZE
; i
++) {
1308 rp
->rx_ring
[i
].rx_status
= 0;
1309 rp
->rx_ring
[i
].addr
= cpu_to_le32(0xBADF00D0); /* An invalid address. */
1310 if (rp
->rx_skbuff
[i
]) {
1311 dma_unmap_single(hwdev
,
1312 rp
->rx_skbuff_dma
[i
],
1313 rp
->rx_buf_sz
, DMA_FROM_DEVICE
);
1314 dev_kfree_skb(rp
->rx_skbuff
[i
]);
1316 rp
->rx_skbuff
[i
] = NULL
;
1320 static void alloc_tbufs(struct net_device
* dev
)
1322 struct rhine_private
*rp
= netdev_priv(dev
);
1326 rp
->dirty_tx
= rp
->cur_tx
= 0;
1327 next
= rp
->tx_ring_dma
;
1328 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
1329 rp
->tx_skbuff
[i
] = NULL
;
1330 rp
->tx_ring
[i
].tx_status
= 0;
1331 rp
->tx_ring
[i
].desc_length
= cpu_to_le32(TXDESC
);
1332 next
+= sizeof(struct tx_desc
);
1333 rp
->tx_ring
[i
].next_desc
= cpu_to_le32(next
);
1334 if (rp
->quirks
& rqRhineI
)
1335 rp
->tx_buf
[i
] = &rp
->tx_bufs
[i
* PKT_BUF_SZ
];
1337 rp
->tx_ring
[i
-1].next_desc
= cpu_to_le32(rp
->tx_ring_dma
);
1339 netdev_reset_queue(dev
);
1342 static void free_tbufs(struct net_device
* dev
)
1344 struct rhine_private
*rp
= netdev_priv(dev
);
1345 struct device
*hwdev
= dev
->dev
.parent
;
1348 for (i
= 0; i
< TX_RING_SIZE
; i
++) {
1349 rp
->tx_ring
[i
].tx_status
= 0;
1350 rp
->tx_ring
[i
].desc_length
= cpu_to_le32(TXDESC
);
1351 rp
->tx_ring
[i
].addr
= cpu_to_le32(0xBADF00D0); /* An invalid address. */
1352 if (rp
->tx_skbuff
[i
]) {
1353 if (rp
->tx_skbuff_dma
[i
]) {
1354 dma_unmap_single(hwdev
,
1355 rp
->tx_skbuff_dma
[i
],
1356 rp
->tx_skbuff
[i
]->len
,
1359 dev_kfree_skb(rp
->tx_skbuff
[i
]);
1361 rp
->tx_skbuff
[i
] = NULL
;
1362 rp
->tx_buf
[i
] = NULL
;
1366 static void rhine_check_media(struct net_device
*dev
, unsigned int init_media
)
1368 struct rhine_private
*rp
= netdev_priv(dev
);
1369 void __iomem
*ioaddr
= rp
->base
;
1371 if (!rp
->mii_if
.force_media
)
1372 mii_check_media(&rp
->mii_if
, netif_msg_link(rp
), init_media
);
1374 if (rp
->mii_if
.full_duplex
)
1375 iowrite8(ioread8(ioaddr
+ ChipCmd1
) | Cmd1FDuplex
,
1378 iowrite8(ioread8(ioaddr
+ ChipCmd1
) & ~Cmd1FDuplex
,
1381 netif_info(rp
, link
, dev
, "force_media %d, carrier %d\n",
1382 rp
->mii_if
.force_media
, netif_carrier_ok(dev
));
1385 /* Called after status of force_media possibly changed */
1386 static void rhine_set_carrier(struct mii_if_info
*mii
)
1388 struct net_device
*dev
= mii
->dev
;
1389 struct rhine_private
*rp
= netdev_priv(dev
);
1391 if (mii
->force_media
) {
1392 /* autoneg is off: Link is always assumed to be up */
1393 if (!netif_carrier_ok(dev
))
1394 netif_carrier_on(dev
);
1397 rhine_check_media(dev
, 0);
1399 netif_info(rp
, link
, dev
, "force_media %d, carrier %d\n",
1400 mii
->force_media
, netif_carrier_ok(dev
));
1404 * rhine_set_cam - set CAM multicast filters
1405 * @ioaddr: register block of this Rhine
1406 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1407 * @addr: multicast address (6 bytes)
1409 * Load addresses into multicast filters.
1411 static void rhine_set_cam(void __iomem
*ioaddr
, int idx
, u8
*addr
)
1415 iowrite8(CAMC_CAMEN
, ioaddr
+ CamCon
);
1418 /* Paranoid -- idx out of range should never happen */
1419 idx
&= (MCAM_SIZE
- 1);
1421 iowrite8((u8
) idx
, ioaddr
+ CamAddr
);
1423 for (i
= 0; i
< 6; i
++, addr
++)
1424 iowrite8(*addr
, ioaddr
+ MulticastFilter0
+ i
);
1428 iowrite8(CAMC_CAMWR
| CAMC_CAMEN
, ioaddr
+ CamCon
);
1431 iowrite8(0, ioaddr
+ CamCon
);
1435 * rhine_set_vlan_cam - set CAM VLAN filters
1436 * @ioaddr: register block of this Rhine
1437 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1438 * @addr: VLAN ID (2 bytes)
1440 * Load addresses into VLAN filters.
1442 static void rhine_set_vlan_cam(void __iomem
*ioaddr
, int idx
, u8
*addr
)
1444 iowrite8(CAMC_CAMEN
| CAMC_VCAMSL
, ioaddr
+ CamCon
);
1447 /* Paranoid -- idx out of range should never happen */
1448 idx
&= (VCAM_SIZE
- 1);
1450 iowrite8((u8
) idx
, ioaddr
+ CamAddr
);
1452 iowrite16(*((u16
*) addr
), ioaddr
+ MulticastFilter0
+ 6);
1456 iowrite8(CAMC_CAMWR
| CAMC_CAMEN
, ioaddr
+ CamCon
);
1459 iowrite8(0, ioaddr
+ CamCon
);
1463 * rhine_set_cam_mask - set multicast CAM mask
1464 * @ioaddr: register block of this Rhine
1465 * @mask: multicast CAM mask
1467 * Mask sets multicast filters active/inactive.
1469 static void rhine_set_cam_mask(void __iomem
*ioaddr
, u32 mask
)
1471 iowrite8(CAMC_CAMEN
, ioaddr
+ CamCon
);
1475 iowrite32(mask
, ioaddr
+ CamMask
);
1478 iowrite8(0, ioaddr
+ CamCon
);
1482 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1483 * @ioaddr: register block of this Rhine
1484 * @mask: VLAN CAM mask
1486 * Mask sets VLAN filters active/inactive.
1488 static void rhine_set_vlan_cam_mask(void __iomem
*ioaddr
, u32 mask
)
1490 iowrite8(CAMC_CAMEN
| CAMC_VCAMSL
, ioaddr
+ CamCon
);
1494 iowrite32(mask
, ioaddr
+ CamMask
);
1497 iowrite8(0, ioaddr
+ CamCon
);
1501 * rhine_init_cam_filter - initialize CAM filters
1502 * @dev: network device
1504 * Initialize (disable) hardware VLAN and multicast support on this
1507 static void rhine_init_cam_filter(struct net_device
*dev
)
1509 struct rhine_private
*rp
= netdev_priv(dev
);
1510 void __iomem
*ioaddr
= rp
->base
;
1512 /* Disable all CAMs */
1513 rhine_set_vlan_cam_mask(ioaddr
, 0);
1514 rhine_set_cam_mask(ioaddr
, 0);
1516 /* disable hardware VLAN support */
1517 BYTE_REG_BITS_ON(TCR_PQEN
, ioaddr
+ TxConfig
);
1518 BYTE_REG_BITS_OFF(BCR1_VIDFR
, ioaddr
+ PCIBusConfig1
);
1522 * rhine_update_vcam - update VLAN CAM filters
1523 * @rp: rhine_private data of this Rhine
1525 * Update VLAN CAM filters to match configuration change.
1527 static void rhine_update_vcam(struct net_device
*dev
)
1529 struct rhine_private
*rp
= netdev_priv(dev
);
1530 void __iomem
*ioaddr
= rp
->base
;
1532 u32 vCAMmask
= 0; /* 32 vCAMs (6105M and better) */
1535 for_each_set_bit(vid
, rp
->active_vlans
, VLAN_N_VID
) {
1536 rhine_set_vlan_cam(ioaddr
, i
, (u8
*)&vid
);
1538 if (++i
>= VCAM_SIZE
)
1541 rhine_set_vlan_cam_mask(ioaddr
, vCAMmask
);
1544 static int rhine_vlan_rx_add_vid(struct net_device
*dev
, __be16 proto
, u16 vid
)
1546 struct rhine_private
*rp
= netdev_priv(dev
);
1548 spin_lock_bh(&rp
->lock
);
1549 set_bit(vid
, rp
->active_vlans
);
1550 rhine_update_vcam(dev
);
1551 spin_unlock_bh(&rp
->lock
);
1555 static int rhine_vlan_rx_kill_vid(struct net_device
*dev
, __be16 proto
, u16 vid
)
1557 struct rhine_private
*rp
= netdev_priv(dev
);
1559 spin_lock_bh(&rp
->lock
);
1560 clear_bit(vid
, rp
->active_vlans
);
1561 rhine_update_vcam(dev
);
1562 spin_unlock_bh(&rp
->lock
);
1566 static void init_registers(struct net_device
*dev
)
1568 struct rhine_private
*rp
= netdev_priv(dev
);
1569 void __iomem
*ioaddr
= rp
->base
;
1572 for (i
= 0; i
< 6; i
++)
1573 iowrite8(dev
->dev_addr
[i
], ioaddr
+ StationAddr
+ i
);
1575 /* Initialize other registers. */
1576 iowrite16(0x0006, ioaddr
+ PCIBusConfig
); /* Tune configuration??? */
1577 /* Configure initial FIFO thresholds. */
1578 iowrite8(0x20, ioaddr
+ TxConfig
);
1579 rp
->tx_thresh
= 0x20;
1580 rp
->rx_thresh
= 0x60; /* Written in rhine_set_rx_mode(). */
1582 iowrite32(rp
->rx_ring_dma
, ioaddr
+ RxRingPtr
);
1583 iowrite32(rp
->tx_ring_dma
, ioaddr
+ TxRingPtr
);
1585 rhine_set_rx_mode(dev
);
1587 if (rp
->quirks
& rqMgmt
)
1588 rhine_init_cam_filter(dev
);
1590 napi_enable(&rp
->napi
);
1592 iowrite16(RHINE_EVENT
& 0xffff, ioaddr
+ IntrEnable
);
1594 iowrite16(CmdStart
| CmdTxOn
| CmdRxOn
| (Cmd1NoTxPoll
<< 8),
1596 rhine_check_media(dev
, 1);
1599 /* Enable MII link status auto-polling (required for IntrLinkChange) */
1600 static void rhine_enable_linkmon(struct rhine_private
*rp
)
1602 void __iomem
*ioaddr
= rp
->base
;
1604 iowrite8(0, ioaddr
+ MIICmd
);
1605 iowrite8(MII_BMSR
, ioaddr
+ MIIRegAddr
);
1606 iowrite8(0x80, ioaddr
+ MIICmd
);
1608 rhine_wait_bit_high(rp
, MIIRegAddr
, 0x20);
1610 iowrite8(MII_BMSR
| 0x40, ioaddr
+ MIIRegAddr
);
1613 /* Disable MII link status auto-polling (required for MDIO access) */
1614 static void rhine_disable_linkmon(struct rhine_private
*rp
)
1616 void __iomem
*ioaddr
= rp
->base
;
1618 iowrite8(0, ioaddr
+ MIICmd
);
1620 if (rp
->quirks
& rqRhineI
) {
1621 iowrite8(0x01, ioaddr
+ MIIRegAddr
); // MII_BMSR
1623 /* Can be called from ISR. Evil. */
1626 /* 0x80 must be set immediately before turning it off */
1627 iowrite8(0x80, ioaddr
+ MIICmd
);
1629 rhine_wait_bit_high(rp
, MIIRegAddr
, 0x20);
1631 /* Heh. Now clear 0x80 again. */
1632 iowrite8(0, ioaddr
+ MIICmd
);
1635 rhine_wait_bit_high(rp
, MIIRegAddr
, 0x80);
1638 /* Read and write over the MII Management Data I/O (MDIO) interface. */
1640 static int mdio_read(struct net_device
*dev
, int phy_id
, int regnum
)
1642 struct rhine_private
*rp
= netdev_priv(dev
);
1643 void __iomem
*ioaddr
= rp
->base
;
1646 rhine_disable_linkmon(rp
);
1648 /* rhine_disable_linkmon already cleared MIICmd */
1649 iowrite8(phy_id
, ioaddr
+ MIIPhyAddr
);
1650 iowrite8(regnum
, ioaddr
+ MIIRegAddr
);
1651 iowrite8(0x40, ioaddr
+ MIICmd
); /* Trigger read */
1652 rhine_wait_bit_low(rp
, MIICmd
, 0x40);
1653 result
= ioread16(ioaddr
+ MIIData
);
1655 rhine_enable_linkmon(rp
);
1659 static void mdio_write(struct net_device
*dev
, int phy_id
, int regnum
, int value
)
1661 struct rhine_private
*rp
= netdev_priv(dev
);
1662 void __iomem
*ioaddr
= rp
->base
;
1664 rhine_disable_linkmon(rp
);
1666 /* rhine_disable_linkmon already cleared MIICmd */
1667 iowrite8(phy_id
, ioaddr
+ MIIPhyAddr
);
1668 iowrite8(regnum
, ioaddr
+ MIIRegAddr
);
1669 iowrite16(value
, ioaddr
+ MIIData
);
1670 iowrite8(0x20, ioaddr
+ MIICmd
); /* Trigger write */
1671 rhine_wait_bit_low(rp
, MIICmd
, 0x20);
1673 rhine_enable_linkmon(rp
);
1676 static void rhine_task_disable(struct rhine_private
*rp
)
1678 mutex_lock(&rp
->task_lock
);
1679 rp
->task_enable
= false;
1680 mutex_unlock(&rp
->task_lock
);
1682 cancel_work_sync(&rp
->slow_event_task
);
1683 cancel_work_sync(&rp
->reset_task
);
1686 static void rhine_task_enable(struct rhine_private
*rp
)
1688 mutex_lock(&rp
->task_lock
);
1689 rp
->task_enable
= true;
1690 mutex_unlock(&rp
->task_lock
);
1693 static int rhine_open(struct net_device
*dev
)
1695 struct rhine_private
*rp
= netdev_priv(dev
);
1696 void __iomem
*ioaddr
= rp
->base
;
1699 rc
= request_irq(rp
->irq
, rhine_interrupt
, IRQF_SHARED
, dev
->name
, dev
);
1703 netif_dbg(rp
, ifup
, dev
, "%s() irq %d\n", __func__
, rp
->irq
);
1705 rc
= alloc_ring(dev
);
1709 rc
= alloc_rbufs(dev
);
1714 rhine_chip_reset(dev
);
1715 rhine_task_enable(rp
);
1716 init_registers(dev
);
1718 netif_dbg(rp
, ifup
, dev
, "%s() Done - status %04x MII status: %04x\n",
1719 __func__
, ioread16(ioaddr
+ ChipCmd
),
1720 mdio_read(dev
, rp
->mii_if
.phy_id
, MII_BMSR
));
1722 netif_start_queue(dev
);
1730 free_irq(rp
->irq
, dev
);
1734 static void rhine_reset_task(struct work_struct
*work
)
1736 struct rhine_private
*rp
= container_of(work
, struct rhine_private
,
1738 struct net_device
*dev
= rp
->dev
;
1740 mutex_lock(&rp
->task_lock
);
1742 if (!rp
->task_enable
)
1745 napi_disable(&rp
->napi
);
1746 netif_tx_disable(dev
);
1747 spin_lock_bh(&rp
->lock
);
1749 /* clear all descriptors */
1753 rhine_reset_rbufs(rp
);
1755 /* Reinitialize the hardware. */
1756 rhine_chip_reset(dev
);
1757 init_registers(dev
);
1759 spin_unlock_bh(&rp
->lock
);
1761 netif_trans_update(dev
); /* prevent tx timeout */
1762 dev
->stats
.tx_errors
++;
1763 netif_wake_queue(dev
);
1766 mutex_unlock(&rp
->task_lock
);
1769 static void rhine_tx_timeout(struct net_device
*dev
)
1771 struct rhine_private
*rp
= netdev_priv(dev
);
1772 void __iomem
*ioaddr
= rp
->base
;
1774 netdev_warn(dev
, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1775 ioread16(ioaddr
+ IntrStatus
),
1776 mdio_read(dev
, rp
->mii_if
.phy_id
, MII_BMSR
));
1778 schedule_work(&rp
->reset_task
);
1781 static inline bool rhine_tx_queue_full(struct rhine_private
*rp
)
1783 return (rp
->cur_tx
- rp
->dirty_tx
) >= TX_QUEUE_LEN
;
1786 static netdev_tx_t
rhine_start_tx(struct sk_buff
*skb
,
1787 struct net_device
*dev
)
1789 struct rhine_private
*rp
= netdev_priv(dev
);
1790 struct device
*hwdev
= dev
->dev
.parent
;
1791 void __iomem
*ioaddr
= rp
->base
;
1794 /* Caution: the write order is important here, set the field
1795 with the "ownership" bits last. */
1797 /* Calculate the next Tx descriptor entry. */
1798 entry
= rp
->cur_tx
% TX_RING_SIZE
;
1800 if (skb_padto(skb
, ETH_ZLEN
))
1801 return NETDEV_TX_OK
;
1803 rp
->tx_skbuff
[entry
] = skb
;
1805 if ((rp
->quirks
& rqRhineI
) &&
1806 (((unsigned long)skb
->data
& 3) || skb_shinfo(skb
)->nr_frags
!= 0 || skb
->ip_summed
== CHECKSUM_PARTIAL
)) {
1807 /* Must use alignment buffer. */
1808 if (skb
->len
> PKT_BUF_SZ
) {
1809 /* packet too long, drop it */
1810 dev_kfree_skb_any(skb
);
1811 rp
->tx_skbuff
[entry
] = NULL
;
1812 dev
->stats
.tx_dropped
++;
1813 return NETDEV_TX_OK
;
1816 /* Padding is not copied and so must be redone. */
1817 skb_copy_and_csum_dev(skb
, rp
->tx_buf
[entry
]);
1818 if (skb
->len
< ETH_ZLEN
)
1819 memset(rp
->tx_buf
[entry
] + skb
->len
, 0,
1820 ETH_ZLEN
- skb
->len
);
1821 rp
->tx_skbuff_dma
[entry
] = 0;
1822 rp
->tx_ring
[entry
].addr
= cpu_to_le32(rp
->tx_bufs_dma
+
1823 (rp
->tx_buf
[entry
] -
1826 rp
->tx_skbuff_dma
[entry
] =
1827 dma_map_single(hwdev
, skb
->data
, skb
->len
,
1829 if (dma_mapping_error(hwdev
, rp
->tx_skbuff_dma
[entry
])) {
1830 dev_kfree_skb_any(skb
);
1831 rp
->tx_skbuff_dma
[entry
] = 0;
1832 dev
->stats
.tx_dropped
++;
1833 return NETDEV_TX_OK
;
1835 rp
->tx_ring
[entry
].addr
= cpu_to_le32(rp
->tx_skbuff_dma
[entry
]);
1838 rp
->tx_ring
[entry
].desc_length
=
1839 cpu_to_le32(TXDESC
| (skb
->len
>= ETH_ZLEN
? skb
->len
: ETH_ZLEN
));
1841 if (unlikely(skb_vlan_tag_present(skb
))) {
1842 u16 vid_pcp
= skb_vlan_tag_get(skb
);
1844 /* drop CFI/DEI bit, register needs VID and PCP */
1845 vid_pcp
= (vid_pcp
& VLAN_VID_MASK
) |
1846 ((vid_pcp
& VLAN_PRIO_MASK
) >> 1);
1847 rp
->tx_ring
[entry
].tx_status
= cpu_to_le32((vid_pcp
) << 16);
1848 /* request tagging */
1849 rp
->tx_ring
[entry
].desc_length
|= cpu_to_le32(0x020000);
1852 rp
->tx_ring
[entry
].tx_status
= 0;
1854 netdev_sent_queue(dev
, skb
->len
);
1857 rp
->tx_ring
[entry
].tx_status
|= cpu_to_le32(DescOwn
);
1862 * Nobody wants cur_tx write to rot for ages after the NIC will have
1863 * seen the transmit request, especially as the transmit completion
1864 * handler could miss it.
1868 /* Non-x86 Todo: explicitly flush cache lines here. */
1870 if (skb_vlan_tag_present(skb
))
1871 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1872 BYTE_REG_BITS_ON(1 << 7, ioaddr
+ TQWake
);
1874 /* Wake the potentially-idle transmit channel */
1875 iowrite8(ioread8(ioaddr
+ ChipCmd1
) | Cmd1TxDemand
,
1879 /* dirty_tx may be pessimistically out-of-sync. See rhine_tx. */
1880 if (rhine_tx_queue_full(rp
)) {
1881 netif_stop_queue(dev
);
1884 if (!rhine_tx_queue_full(rp
))
1885 netif_wake_queue(dev
);
1888 netif_dbg(rp
, tx_queued
, dev
, "Transmit frame #%d queued in slot %d\n",
1889 rp
->cur_tx
- 1, entry
);
1891 return NETDEV_TX_OK
;
1894 static void rhine_irq_disable(struct rhine_private
*rp
)
1896 iowrite16(0x0000, rp
->base
+ IntrEnable
);
1900 /* The interrupt handler does all of the Rx thread work and cleans up
1901 after the Tx thread. */
1902 static irqreturn_t
rhine_interrupt(int irq
, void *dev_instance
)
1904 struct net_device
*dev
= dev_instance
;
1905 struct rhine_private
*rp
= netdev_priv(dev
);
1909 status
= rhine_get_events(rp
);
1911 netif_dbg(rp
, intr
, dev
, "Interrupt, status %08x\n", status
);
1913 if (status
& RHINE_EVENT
) {
1916 rhine_irq_disable(rp
);
1917 napi_schedule(&rp
->napi
);
1920 if (status
& ~(IntrLinkChange
| IntrStatsMax
| RHINE_EVENT_NAPI
)) {
1921 netif_err(rp
, intr
, dev
, "Something Wicked happened! %08x\n",
1925 return IRQ_RETVAL(handled
);
1928 /* This routine is logically part of the interrupt handler, but isolated
1930 static void rhine_tx(struct net_device
*dev
)
1932 struct rhine_private
*rp
= netdev_priv(dev
);
1933 struct device
*hwdev
= dev
->dev
.parent
;
1934 unsigned int pkts_compl
= 0, bytes_compl
= 0;
1935 unsigned int dirty_tx
= rp
->dirty_tx
;
1936 unsigned int cur_tx
;
1937 struct sk_buff
*skb
;
1940 * The race with rhine_start_tx does not matter here as long as the
1941 * driver enforces a value of cur_tx that was relevant when the
1942 * packet was scheduled to the network chipset.
1943 * Executive summary: smp_rmb() balances smp_wmb() in rhine_start_tx.
1946 cur_tx
= rp
->cur_tx
;
1947 /* find and cleanup dirty tx descriptors */
1948 while (dirty_tx
!= cur_tx
) {
1949 unsigned int entry
= dirty_tx
% TX_RING_SIZE
;
1950 u32 txstatus
= le32_to_cpu(rp
->tx_ring
[entry
].tx_status
);
1952 netif_dbg(rp
, tx_done
, dev
, "Tx scavenge %d status %08x\n",
1954 if (txstatus
& DescOwn
)
1956 skb
= rp
->tx_skbuff
[entry
];
1957 if (txstatus
& 0x8000) {
1958 netif_dbg(rp
, tx_done
, dev
,
1959 "Transmit error, Tx status %08x\n", txstatus
);
1960 dev
->stats
.tx_errors
++;
1961 if (txstatus
& 0x0400)
1962 dev
->stats
.tx_carrier_errors
++;
1963 if (txstatus
& 0x0200)
1964 dev
->stats
.tx_window_errors
++;
1965 if (txstatus
& 0x0100)
1966 dev
->stats
.tx_aborted_errors
++;
1967 if (txstatus
& 0x0080)
1968 dev
->stats
.tx_heartbeat_errors
++;
1969 if (((rp
->quirks
& rqRhineI
) && txstatus
& 0x0002) ||
1970 (txstatus
& 0x0800) || (txstatus
& 0x1000)) {
1971 dev
->stats
.tx_fifo_errors
++;
1972 rp
->tx_ring
[entry
].tx_status
= cpu_to_le32(DescOwn
);
1973 break; /* Keep the skb - we try again */
1975 /* Transmitter restarted in 'abnormal' handler. */
1977 if (rp
->quirks
& rqRhineI
)
1978 dev
->stats
.collisions
+= (txstatus
>> 3) & 0x0F;
1980 dev
->stats
.collisions
+= txstatus
& 0x0F;
1981 netif_dbg(rp
, tx_done
, dev
, "collisions: %1.1x:%1.1x\n",
1982 (txstatus
>> 3) & 0xF, txstatus
& 0xF);
1984 u64_stats_update_begin(&rp
->tx_stats
.syncp
);
1985 rp
->tx_stats
.bytes
+= skb
->len
;
1986 rp
->tx_stats
.packets
++;
1987 u64_stats_update_end(&rp
->tx_stats
.syncp
);
1989 /* Free the original skb. */
1990 if (rp
->tx_skbuff_dma
[entry
]) {
1991 dma_unmap_single(hwdev
,
1992 rp
->tx_skbuff_dma
[entry
],
1996 bytes_compl
+= skb
->len
;
1998 dev_consume_skb_any(skb
);
1999 rp
->tx_skbuff
[entry
] = NULL
;
2003 rp
->dirty_tx
= dirty_tx
;
2004 /* Pity we can't rely on the nearby BQL completion implicit barrier. */
2007 netdev_completed_queue(dev
, pkts_compl
, bytes_compl
);
2009 /* cur_tx may be optimistically out-of-sync. See rhine_start_tx. */
2010 if (!rhine_tx_queue_full(rp
) && netif_queue_stopped(dev
)) {
2011 netif_wake_queue(dev
);
2014 if (rhine_tx_queue_full(rp
))
2015 netif_stop_queue(dev
);
2020 * rhine_get_vlan_tci - extract TCI from Rx data buffer
2021 * @skb: pointer to sk_buff
2022 * @data_size: used data area of the buffer including CRC
2024 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
2025 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
2026 * aligned following the CRC.
2028 static inline u16
rhine_get_vlan_tci(struct sk_buff
*skb
, int data_size
)
2030 u8
*trailer
= (u8
*)skb
->data
+ ((data_size
+ 3) & ~3) + 2;
2031 return be16_to_cpup((__be16
*)trailer
);
2034 static inline void rhine_rx_vlan_tag(struct sk_buff
*skb
, struct rx_desc
*desc
,
2038 if (unlikely(desc
->desc_length
& cpu_to_le32(DescTag
))) {
2041 vlan_tci
= rhine_get_vlan_tci(skb
, data_size
);
2042 __vlan_hwaccel_put_tag(skb
, htons(ETH_P_8021Q
), vlan_tci
);
2046 /* Process up to limit frames from receive ring */
2047 static int rhine_rx(struct net_device
*dev
, int limit
)
2049 struct rhine_private
*rp
= netdev_priv(dev
);
2050 struct device
*hwdev
= dev
->dev
.parent
;
2051 int entry
= rp
->cur_rx
% RX_RING_SIZE
;
2054 netif_dbg(rp
, rx_status
, dev
, "%s(), entry %d status %08x\n", __func__
,
2055 entry
, le32_to_cpu(rp
->rx_ring
[entry
].rx_status
));
2057 /* If EOP is set on the next entry, it's a new packet. Send it up. */
2058 for (count
= 0; count
< limit
; ++count
) {
2059 struct rx_desc
*desc
= rp
->rx_ring
+ entry
;
2060 u32 desc_status
= le32_to_cpu(desc
->rx_status
);
2061 int data_size
= desc_status
>> 16;
2063 if (desc_status
& DescOwn
)
2066 netif_dbg(rp
, rx_status
, dev
, "%s() status %08x\n", __func__
,
2069 if ((desc_status
& (RxWholePkt
| RxErr
)) != RxWholePkt
) {
2070 if ((desc_status
& RxWholePkt
) != RxWholePkt
) {
2072 "Oversized Ethernet frame spanned multiple buffers, "
2073 "entry %#x length %d status %08x!\n",
2076 dev
->stats
.rx_length_errors
++;
2077 } else if (desc_status
& RxErr
) {
2078 /* There was a error. */
2079 netif_dbg(rp
, rx_err
, dev
,
2080 "%s() Rx error %08x\n", __func__
,
2082 dev
->stats
.rx_errors
++;
2083 if (desc_status
& 0x0030)
2084 dev
->stats
.rx_length_errors
++;
2085 if (desc_status
& 0x0048)
2086 dev
->stats
.rx_fifo_errors
++;
2087 if (desc_status
& 0x0004)
2088 dev
->stats
.rx_frame_errors
++;
2089 if (desc_status
& 0x0002) {
2090 /* this can also be updated outside the interrupt handler */
2091 spin_lock(&rp
->lock
);
2092 dev
->stats
.rx_crc_errors
++;
2093 spin_unlock(&rp
->lock
);
2097 /* Length should omit the CRC */
2098 int pkt_len
= data_size
- 4;
2099 struct sk_buff
*skb
;
2101 /* Check if the packet is long enough to accept without
2102 copying to a minimally-sized skbuff. */
2103 if (pkt_len
< rx_copybreak
) {
2104 skb
= netdev_alloc_skb_ip_align(dev
, pkt_len
);
2108 dma_sync_single_for_cpu(hwdev
,
2109 rp
->rx_skbuff_dma
[entry
],
2113 skb_copy_to_linear_data(skb
,
2114 rp
->rx_skbuff
[entry
]->data
,
2117 dma_sync_single_for_device(hwdev
,
2118 rp
->rx_skbuff_dma
[entry
],
2122 struct rhine_skb_dma sd
;
2124 if (unlikely(rhine_skb_dma_init(dev
, &sd
) < 0))
2127 skb
= rp
->rx_skbuff
[entry
];
2129 dma_unmap_single(hwdev
,
2130 rp
->rx_skbuff_dma
[entry
],
2133 rhine_skb_dma_nic_store(rp
, &sd
, entry
);
2136 skb_put(skb
, pkt_len
);
2138 rhine_rx_vlan_tag(skb
, desc
, data_size
);
2140 skb
->protocol
= eth_type_trans(skb
, dev
);
2142 netif_receive_skb(skb
);
2144 u64_stats_update_begin(&rp
->rx_stats
.syncp
);
2145 rp
->rx_stats
.bytes
+= pkt_len
;
2146 rp
->rx_stats
.packets
++;
2147 u64_stats_update_end(&rp
->rx_stats
.syncp
);
2149 give_descriptor_to_nic
:
2150 desc
->rx_status
= cpu_to_le32(DescOwn
);
2151 entry
= (++rp
->cur_rx
) % RX_RING_SIZE
;
2157 dev
->stats
.rx_dropped
++;
2158 goto give_descriptor_to_nic
;
2161 static void rhine_restart_tx(struct net_device
*dev
) {
2162 struct rhine_private
*rp
= netdev_priv(dev
);
2163 void __iomem
*ioaddr
= rp
->base
;
2164 int entry
= rp
->dirty_tx
% TX_RING_SIZE
;
2168 * If new errors occurred, we need to sort them out before doing Tx.
2169 * In that case the ISR will be back here RSN anyway.
2171 intr_status
= rhine_get_events(rp
);
2173 if ((intr_status
& IntrTxErrSummary
) == 0) {
2175 /* We know better than the chip where it should continue. */
2176 iowrite32(rp
->tx_ring_dma
+ entry
* sizeof(struct tx_desc
),
2177 ioaddr
+ TxRingPtr
);
2179 iowrite8(ioread8(ioaddr
+ ChipCmd
) | CmdTxOn
,
2182 if (rp
->tx_ring
[entry
].desc_length
& cpu_to_le32(0x020000))
2183 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
2184 BYTE_REG_BITS_ON(1 << 7, ioaddr
+ TQWake
);
2186 iowrite8(ioread8(ioaddr
+ ChipCmd1
) | Cmd1TxDemand
,
2191 /* This should never happen */
2192 netif_warn(rp
, tx_err
, dev
, "another error occurred %08x\n",
2198 static void rhine_slow_event_task(struct work_struct
*work
)
2200 struct rhine_private
*rp
=
2201 container_of(work
, struct rhine_private
, slow_event_task
);
2202 struct net_device
*dev
= rp
->dev
;
2205 mutex_lock(&rp
->task_lock
);
2207 if (!rp
->task_enable
)
2210 intr_status
= rhine_get_events(rp
);
2211 rhine_ack_events(rp
, intr_status
& RHINE_EVENT_SLOW
);
2213 if (intr_status
& IntrLinkChange
)
2214 rhine_check_media(dev
, 0);
2216 if (intr_status
& IntrPCIErr
)
2217 netif_warn(rp
, hw
, dev
, "PCI error\n");
2219 iowrite16(RHINE_EVENT
& 0xffff, rp
->base
+ IntrEnable
);
2222 mutex_unlock(&rp
->task_lock
);
2225 static struct rtnl_link_stats64
*
2226 rhine_get_stats64(struct net_device
*dev
, struct rtnl_link_stats64
*stats
)
2228 struct rhine_private
*rp
= netdev_priv(dev
);
2231 spin_lock_bh(&rp
->lock
);
2232 rhine_update_rx_crc_and_missed_errord(rp
);
2233 spin_unlock_bh(&rp
->lock
);
2235 netdev_stats_to_stats64(stats
, &dev
->stats
);
2238 start
= u64_stats_fetch_begin_irq(&rp
->rx_stats
.syncp
);
2239 stats
->rx_packets
= rp
->rx_stats
.packets
;
2240 stats
->rx_bytes
= rp
->rx_stats
.bytes
;
2241 } while (u64_stats_fetch_retry_irq(&rp
->rx_stats
.syncp
, start
));
2244 start
= u64_stats_fetch_begin_irq(&rp
->tx_stats
.syncp
);
2245 stats
->tx_packets
= rp
->tx_stats
.packets
;
2246 stats
->tx_bytes
= rp
->tx_stats
.bytes
;
2247 } while (u64_stats_fetch_retry_irq(&rp
->tx_stats
.syncp
, start
));
2252 static void rhine_set_rx_mode(struct net_device
*dev
)
2254 struct rhine_private
*rp
= netdev_priv(dev
);
2255 void __iomem
*ioaddr
= rp
->base
;
2256 u32 mc_filter
[2]; /* Multicast hash filter */
2257 u8 rx_mode
= 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2258 struct netdev_hw_addr
*ha
;
2260 if (dev
->flags
& IFF_PROMISC
) { /* Set promiscuous. */
2262 iowrite32(0xffffffff, ioaddr
+ MulticastFilter0
);
2263 iowrite32(0xffffffff, ioaddr
+ MulticastFilter1
);
2264 } else if ((netdev_mc_count(dev
) > multicast_filter_limit
) ||
2265 (dev
->flags
& IFF_ALLMULTI
)) {
2266 /* Too many to match, or accept all multicasts. */
2267 iowrite32(0xffffffff, ioaddr
+ MulticastFilter0
);
2268 iowrite32(0xffffffff, ioaddr
+ MulticastFilter1
);
2269 } else if (rp
->quirks
& rqMgmt
) {
2271 u32 mCAMmask
= 0; /* 32 mCAMs (6105M and better) */
2272 netdev_for_each_mc_addr(ha
, dev
) {
2275 rhine_set_cam(ioaddr
, i
, ha
->addr
);
2279 rhine_set_cam_mask(ioaddr
, mCAMmask
);
2281 memset(mc_filter
, 0, sizeof(mc_filter
));
2282 netdev_for_each_mc_addr(ha
, dev
) {
2283 int bit_nr
= ether_crc(ETH_ALEN
, ha
->addr
) >> 26;
2285 mc_filter
[bit_nr
>> 5] |= 1 << (bit_nr
& 31);
2287 iowrite32(mc_filter
[0], ioaddr
+ MulticastFilter0
);
2288 iowrite32(mc_filter
[1], ioaddr
+ MulticastFilter1
);
2290 /* enable/disable VLAN receive filtering */
2291 if (rp
->quirks
& rqMgmt
) {
2292 if (dev
->flags
& IFF_PROMISC
)
2293 BYTE_REG_BITS_OFF(BCR1_VIDFR
, ioaddr
+ PCIBusConfig1
);
2295 BYTE_REG_BITS_ON(BCR1_VIDFR
, ioaddr
+ PCIBusConfig1
);
2297 BYTE_REG_BITS_ON(rx_mode
, ioaddr
+ RxConfig
);
2300 static void netdev_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
2302 struct device
*hwdev
= dev
->dev
.parent
;
2304 strlcpy(info
->driver
, DRV_NAME
, sizeof(info
->driver
));
2305 strlcpy(info
->version
, DRV_VERSION
, sizeof(info
->version
));
2306 strlcpy(info
->bus_info
, dev_name(hwdev
), sizeof(info
->bus_info
));
2309 static int netdev_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
2311 struct rhine_private
*rp
= netdev_priv(dev
);
2314 mutex_lock(&rp
->task_lock
);
2315 rc
= mii_ethtool_gset(&rp
->mii_if
, cmd
);
2316 mutex_unlock(&rp
->task_lock
);
2321 static int netdev_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
2323 struct rhine_private
*rp
= netdev_priv(dev
);
2326 mutex_lock(&rp
->task_lock
);
2327 rc
= mii_ethtool_sset(&rp
->mii_if
, cmd
);
2328 rhine_set_carrier(&rp
->mii_if
);
2329 mutex_unlock(&rp
->task_lock
);
2334 static int netdev_nway_reset(struct net_device
*dev
)
2336 struct rhine_private
*rp
= netdev_priv(dev
);
2338 return mii_nway_restart(&rp
->mii_if
);
2341 static u32
netdev_get_link(struct net_device
*dev
)
2343 struct rhine_private
*rp
= netdev_priv(dev
);
2345 return mii_link_ok(&rp
->mii_if
);
2348 static u32
netdev_get_msglevel(struct net_device
*dev
)
2350 struct rhine_private
*rp
= netdev_priv(dev
);
2352 return rp
->msg_enable
;
2355 static void netdev_set_msglevel(struct net_device
*dev
, u32 value
)
2357 struct rhine_private
*rp
= netdev_priv(dev
);
2359 rp
->msg_enable
= value
;
2362 static void rhine_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
2364 struct rhine_private
*rp
= netdev_priv(dev
);
2366 if (!(rp
->quirks
& rqWOL
))
2369 spin_lock_irq(&rp
->lock
);
2370 wol
->supported
= WAKE_PHY
| WAKE_MAGIC
|
2371 WAKE_UCAST
| WAKE_MCAST
| WAKE_BCAST
; /* Untested */
2372 wol
->wolopts
= rp
->wolopts
;
2373 spin_unlock_irq(&rp
->lock
);
2376 static int rhine_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
2378 struct rhine_private
*rp
= netdev_priv(dev
);
2379 u32 support
= WAKE_PHY
| WAKE_MAGIC
|
2380 WAKE_UCAST
| WAKE_MCAST
| WAKE_BCAST
; /* Untested */
2382 if (!(rp
->quirks
& rqWOL
))
2385 if (wol
->wolopts
& ~support
)
2388 spin_lock_irq(&rp
->lock
);
2389 rp
->wolopts
= wol
->wolopts
;
2390 spin_unlock_irq(&rp
->lock
);
2395 static const struct ethtool_ops netdev_ethtool_ops
= {
2396 .get_drvinfo
= netdev_get_drvinfo
,
2397 .get_settings
= netdev_get_settings
,
2398 .set_settings
= netdev_set_settings
,
2399 .nway_reset
= netdev_nway_reset
,
2400 .get_link
= netdev_get_link
,
2401 .get_msglevel
= netdev_get_msglevel
,
2402 .set_msglevel
= netdev_set_msglevel
,
2403 .get_wol
= rhine_get_wol
,
2404 .set_wol
= rhine_set_wol
,
2407 static int netdev_ioctl(struct net_device
*dev
, struct ifreq
*rq
, int cmd
)
2409 struct rhine_private
*rp
= netdev_priv(dev
);
2412 if (!netif_running(dev
))
2415 mutex_lock(&rp
->task_lock
);
2416 rc
= generic_mii_ioctl(&rp
->mii_if
, if_mii(rq
), cmd
, NULL
);
2417 rhine_set_carrier(&rp
->mii_if
);
2418 mutex_unlock(&rp
->task_lock
);
2423 static int rhine_close(struct net_device
*dev
)
2425 struct rhine_private
*rp
= netdev_priv(dev
);
2426 void __iomem
*ioaddr
= rp
->base
;
2428 rhine_task_disable(rp
);
2429 napi_disable(&rp
->napi
);
2430 netif_stop_queue(dev
);
2432 netif_dbg(rp
, ifdown
, dev
, "Shutting down ethercard, status was %04x\n",
2433 ioread16(ioaddr
+ ChipCmd
));
2435 /* Switch to loopback mode to avoid hardware races. */
2436 iowrite8(rp
->tx_thresh
| 0x02, ioaddr
+ TxConfig
);
2438 rhine_irq_disable(rp
);
2440 /* Stop the chip's Tx and Rx processes. */
2441 iowrite16(CmdStop
, ioaddr
+ ChipCmd
);
2443 free_irq(rp
->irq
, dev
);
2452 static void rhine_remove_one_pci(struct pci_dev
*pdev
)
2454 struct net_device
*dev
= pci_get_drvdata(pdev
);
2455 struct rhine_private
*rp
= netdev_priv(dev
);
2457 unregister_netdev(dev
);
2459 pci_iounmap(pdev
, rp
->base
);
2460 pci_release_regions(pdev
);
2463 pci_disable_device(pdev
);
2466 static int rhine_remove_one_platform(struct platform_device
*pdev
)
2468 struct net_device
*dev
= platform_get_drvdata(pdev
);
2469 struct rhine_private
*rp
= netdev_priv(dev
);
2471 unregister_netdev(dev
);
2480 static void rhine_shutdown_pci(struct pci_dev
*pdev
)
2482 struct net_device
*dev
= pci_get_drvdata(pdev
);
2483 struct rhine_private
*rp
= netdev_priv(dev
);
2484 void __iomem
*ioaddr
= rp
->base
;
2486 if (!(rp
->quirks
& rqWOL
))
2487 return; /* Nothing to do for non-WOL adapters */
2489 rhine_power_init(dev
);
2491 /* Make sure we use pattern 0, 1 and not 4, 5 */
2492 if (rp
->quirks
& rq6patterns
)
2493 iowrite8(0x04, ioaddr
+ WOLcgClr
);
2495 spin_lock(&rp
->lock
);
2497 if (rp
->wolopts
& WAKE_MAGIC
) {
2498 iowrite8(WOLmagic
, ioaddr
+ WOLcrSet
);
2500 * Turn EEPROM-controlled wake-up back on -- some hardware may
2501 * not cooperate otherwise.
2503 iowrite8(ioread8(ioaddr
+ ConfigA
) | 0x03, ioaddr
+ ConfigA
);
2506 if (rp
->wolopts
& (WAKE_BCAST
|WAKE_MCAST
))
2507 iowrite8(WOLbmcast
, ioaddr
+ WOLcgSet
);
2509 if (rp
->wolopts
& WAKE_PHY
)
2510 iowrite8(WOLlnkon
| WOLlnkoff
, ioaddr
+ WOLcrSet
);
2512 if (rp
->wolopts
& WAKE_UCAST
)
2513 iowrite8(WOLucast
, ioaddr
+ WOLcrSet
);
2516 /* Enable legacy WOL (for old motherboards) */
2517 iowrite8(0x01, ioaddr
+ PwcfgSet
);
2518 iowrite8(ioread8(ioaddr
+ StickyHW
) | 0x04, ioaddr
+ StickyHW
);
2521 spin_unlock(&rp
->lock
);
2523 if (system_state
== SYSTEM_POWER_OFF
&& !avoid_D3
) {
2524 iowrite8(ioread8(ioaddr
+ StickyHW
) | 0x03, ioaddr
+ StickyHW
);
2526 pci_wake_from_d3(pdev
, true);
2527 pci_set_power_state(pdev
, PCI_D3hot
);
2531 #ifdef CONFIG_PM_SLEEP
2532 static int rhine_suspend(struct device
*device
)
2534 struct net_device
*dev
= dev_get_drvdata(device
);
2535 struct rhine_private
*rp
= netdev_priv(dev
);
2537 if (!netif_running(dev
))
2540 rhine_task_disable(rp
);
2541 rhine_irq_disable(rp
);
2542 napi_disable(&rp
->napi
);
2544 netif_device_detach(dev
);
2546 if (dev_is_pci(device
))
2547 rhine_shutdown_pci(to_pci_dev(device
));
2552 static int rhine_resume(struct device
*device
)
2554 struct net_device
*dev
= dev_get_drvdata(device
);
2555 struct rhine_private
*rp
= netdev_priv(dev
);
2557 if (!netif_running(dev
))
2560 enable_mmio(rp
->pioaddr
, rp
->quirks
);
2561 rhine_power_init(dev
);
2564 rhine_reset_rbufs(rp
);
2565 rhine_task_enable(rp
);
2566 spin_lock_bh(&rp
->lock
);
2567 init_registers(dev
);
2568 spin_unlock_bh(&rp
->lock
);
2570 netif_device_attach(dev
);
2575 static SIMPLE_DEV_PM_OPS(rhine_pm_ops
, rhine_suspend
, rhine_resume
);
2576 #define RHINE_PM_OPS (&rhine_pm_ops)
2580 #define RHINE_PM_OPS NULL
2582 #endif /* !CONFIG_PM_SLEEP */
2584 static struct pci_driver rhine_driver_pci
= {
2586 .id_table
= rhine_pci_tbl
,
2587 .probe
= rhine_init_one_pci
,
2588 .remove
= rhine_remove_one_pci
,
2589 .shutdown
= rhine_shutdown_pci
,
2590 .driver
.pm
= RHINE_PM_OPS
,
2593 static struct platform_driver rhine_driver_platform
= {
2594 .probe
= rhine_init_one_platform
,
2595 .remove
= rhine_remove_one_platform
,
2598 .of_match_table
= rhine_of_tbl
,
2603 static struct dmi_system_id rhine_dmi_table
[] __initdata
= {
2607 DMI_MATCH(DMI_BIOS_VENDOR
, "Award Software International, Inc."),
2608 DMI_MATCH(DMI_BIOS_VERSION
, "6.00 PG"),
2614 DMI_MATCH(DMI_BIOS_VENDOR
, "Phoenix Technologies, LTD"),
2615 DMI_MATCH(DMI_BIOS_VERSION
, "6.00 PG"),
2621 static int __init
rhine_init(void)
2623 int ret_pci
, ret_platform
;
2625 /* when a module, this is printed whether or not devices are found in probe */
2627 pr_info("%s\n", version
);
2629 if (dmi_check_system(rhine_dmi_table
)) {
2630 /* these BIOSes fail at PXE boot if chip is in D3 */
2632 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
2635 pr_info("avoid_D3 set\n");
2637 ret_pci
= pci_register_driver(&rhine_driver_pci
);
2638 ret_platform
= platform_driver_register(&rhine_driver_platform
);
2639 if ((ret_pci
< 0) && (ret_platform
< 0))
2646 static void __exit
rhine_cleanup(void)
2648 platform_driver_unregister(&rhine_driver_platform
);
2649 pci_unregister_driver(&rhine_driver_pci
);
2653 module_init(rhine_init
);
2654 module_exit(rhine_cleanup
);