2 * Copyright 2011-2012 Calxeda, Inc.
3 * Copyright (C) 2012-2013 Altera Corporation <www.altera.com>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * Based from clk-highbank.c
18 #include <linux/slab.h>
19 #include <linux/clk-provider.h>
25 #define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw)
27 static unsigned long clk_periclk_recalc_rate(struct clk_hw
*hwclk
,
28 unsigned long parent_rate
)
30 struct socfpga_periph_clk
*socfpgaclk
= to_socfpga_periph_clk(hwclk
);
33 if (socfpgaclk
->fixed_div
) {
34 div
= socfpgaclk
->fixed_div
;
36 if (socfpgaclk
->div_reg
) {
37 val
= readl(socfpgaclk
->div_reg
) >> socfpgaclk
->shift
;
38 val
&= GENMASK(socfpgaclk
->width
- 1, 0);
39 parent_rate
/= (val
+ 1);
41 div
= ((readl(socfpgaclk
->hw
.reg
) & 0x1ff) + 1);
44 return parent_rate
/ div
;
47 static u8
clk_periclk_get_parent(struct clk_hw
*hwclk
)
51 clk_src
= readl(clk_mgr_base_addr
+ CLKMGR_DBCTRL
);
55 static const struct clk_ops periclk_ops
= {
56 .recalc_rate
= clk_periclk_recalc_rate
,
57 .get_parent
= clk_periclk_get_parent
,
60 static __init
void __socfpga_periph_init(struct device_node
*node
,
61 const struct clk_ops
*ops
)
65 struct socfpga_periph_clk
*periph_clk
;
66 const char *clk_name
= node
->name
;
67 const char *parent_name
[SOCFPGA_MAX_PARENTS
];
68 struct clk_init_data init
;
73 of_property_read_u32(node
, "reg", ®
);
75 periph_clk
= kzalloc(sizeof(*periph_clk
), GFP_KERNEL
);
76 if (WARN_ON(!periph_clk
))
79 periph_clk
->hw
.reg
= clk_mgr_base_addr
+ reg
;
81 rc
= of_property_read_u32_array(node
, "div-reg", div_reg
, 3);
83 periph_clk
->div_reg
= clk_mgr_base_addr
+ div_reg
[0];
84 periph_clk
->shift
= div_reg
[1];
85 periph_clk
->width
= div_reg
[2];
87 periph_clk
->div_reg
= NULL
;
90 rc
= of_property_read_u32(node
, "fixed-divider", &fixed_div
);
92 periph_clk
->fixed_div
= 0;
94 periph_clk
->fixed_div
= fixed_div
;
96 of_property_read_string(node
, "clock-output-names", &clk_name
);
102 init
.num_parents
= of_clk_parent_fill(node
, parent_name
,
103 SOCFPGA_MAX_PARENTS
);
104 init
.parent_names
= parent_name
;
106 periph_clk
->hw
.hw
.init
= &init
;
108 clk
= clk_register(NULL
, &periph_clk
->hw
.hw
);
109 if (WARN_ON(IS_ERR(clk
))) {
113 rc
= of_clk_add_provider(node
, of_clk_src_simple_get
, clk
);
116 void __init
socfpga_periph_init(struct device_node
*node
)
118 __socfpga_periph_init(node
, &periclk_ops
);