2 * OMAP APLL clock support
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * J Keerthy <j-keerthy@ti.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
18 #include <linux/clk.h>
19 #include <linux/clk-provider.h>
20 #include <linux/module.h>
21 #include <linux/slab.h>
23 #include <linux/err.h>
24 #include <linux/string.h>
25 #include <linux/log2.h>
27 #include <linux/of_address.h>
28 #include <linux/clk/ti.h>
29 #include <linux/delay.h>
33 #define APLL_FORCE_LOCK 0x1
34 #define APLL_AUTO_IDLE 0x2
35 #define MAX_APLL_WAIT_TRIES 1000000
38 #define pr_fmt(fmt) "%s: " fmt, __func__
40 static int dra7_apll_enable(struct clk_hw
*hw
)
42 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
53 clk_name
= clk_hw_get_name(&clk
->hw
);
55 state
<<= __ffs(ad
->idlest_mask
);
57 /* Check is already locked */
58 v
= ti_clk_ll_ops
->clk_readl(&ad
->idlest_reg
);
60 if ((v
& ad
->idlest_mask
) == state
)
63 v
= ti_clk_ll_ops
->clk_readl(&ad
->control_reg
);
64 v
&= ~ad
->enable_mask
;
65 v
|= APLL_FORCE_LOCK
<< __ffs(ad
->enable_mask
);
66 ti_clk_ll_ops
->clk_writel(v
, &ad
->control_reg
);
68 state
<<= __ffs(ad
->idlest_mask
);
71 v
= ti_clk_ll_ops
->clk_readl(&ad
->idlest_reg
);
72 if ((v
& ad
->idlest_mask
) == state
)
74 if (i
> MAX_APLL_WAIT_TRIES
)
80 if (i
== MAX_APLL_WAIT_TRIES
) {
81 pr_warn("clock: %s failed transition to '%s'\n",
82 clk_name
, (state
) ? "locked" : "bypassed");
85 pr_debug("clock: %s transition to '%s' in %d loops\n",
86 clk_name
, (state
) ? "locked" : "bypassed", i
);
91 static void dra7_apll_disable(struct clk_hw
*hw
)
93 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
100 state
<<= __ffs(ad
->idlest_mask
);
102 v
= ti_clk_ll_ops
->clk_readl(&ad
->control_reg
);
103 v
&= ~ad
->enable_mask
;
104 v
|= APLL_AUTO_IDLE
<< __ffs(ad
->enable_mask
);
105 ti_clk_ll_ops
->clk_writel(v
, &ad
->control_reg
);
108 static int dra7_apll_is_enabled(struct clk_hw
*hw
)
110 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
111 struct dpll_data
*ad
;
116 v
= ti_clk_ll_ops
->clk_readl(&ad
->control_reg
);
117 v
&= ad
->enable_mask
;
119 v
>>= __ffs(ad
->enable_mask
);
121 return v
== APLL_AUTO_IDLE
? 0 : 1;
124 static u8
dra7_init_apll_parent(struct clk_hw
*hw
)
129 static const struct clk_ops apll_ck_ops
= {
130 .enable
= &dra7_apll_enable
,
131 .disable
= &dra7_apll_disable
,
132 .is_enabled
= &dra7_apll_is_enabled
,
133 .get_parent
= &dra7_init_apll_parent
,
136 static void __init
omap_clk_register_apll(void *user
,
137 struct device_node
*node
)
139 struct clk_hw
*hw
= user
;
140 struct clk_hw_omap
*clk_hw
= to_clk_hw_omap(hw
);
141 struct dpll_data
*ad
= clk_hw
->dpll_data
;
144 clk
= of_clk_get(node
, 0);
146 pr_debug("clk-ref for %s not ready, retry\n",
148 if (!ti_clk_retry_init(node
, hw
, omap_clk_register_apll
))
154 ad
->clk_ref
= __clk_get_hw(clk
);
156 clk
= of_clk_get(node
, 1);
158 pr_debug("clk-bypass for %s not ready, retry\n",
160 if (!ti_clk_retry_init(node
, hw
, omap_clk_register_apll
))
166 ad
->clk_bypass
= __clk_get_hw(clk
);
168 clk
= ti_clk_register(NULL
, &clk_hw
->hw
, node
->name
);
170 of_clk_add_provider(node
, of_clk_src_simple_get
, clk
);
171 kfree(clk_hw
->hw
.init
->parent_names
);
172 kfree(clk_hw
->hw
.init
);
177 kfree(clk_hw
->dpll_data
);
178 kfree(clk_hw
->hw
.init
->parent_names
);
179 kfree(clk_hw
->hw
.init
);
183 static void __init
of_dra7_apll_setup(struct device_node
*node
)
185 struct dpll_data
*ad
= NULL
;
186 struct clk_hw_omap
*clk_hw
= NULL
;
187 struct clk_init_data
*init
= NULL
;
188 const char **parent_names
= NULL
;
191 ad
= kzalloc(sizeof(*ad
), GFP_KERNEL
);
192 clk_hw
= kzalloc(sizeof(*clk_hw
), GFP_KERNEL
);
193 init
= kzalloc(sizeof(*init
), GFP_KERNEL
);
194 if (!ad
|| !clk_hw
|| !init
)
197 clk_hw
->dpll_data
= ad
;
198 clk_hw
->hw
.init
= init
;
200 init
->name
= node
->name
;
201 init
->ops
= &apll_ck_ops
;
203 init
->num_parents
= of_clk_get_parent_count(node
);
204 if (init
->num_parents
< 1) {
205 pr_err("dra7 apll %s must have parent(s)\n", node
->name
);
209 parent_names
= kcalloc(init
->num_parents
, sizeof(char *), GFP_KERNEL
);
213 of_clk_parent_fill(node
, parent_names
, init
->num_parents
);
215 init
->parent_names
= parent_names
;
217 ret
= ti_clk_get_reg_addr(node
, 0, &ad
->control_reg
);
218 ret
|= ti_clk_get_reg_addr(node
, 1, &ad
->idlest_reg
);
223 ad
->idlest_mask
= 0x1;
224 ad
->enable_mask
= 0x3;
226 omap_clk_register_apll(&clk_hw
->hw
, node
);
235 CLK_OF_DECLARE(dra7_apll_clock
, "ti,dra7-apll-clock", of_dra7_apll_setup
);
237 #define OMAP2_EN_APLL_LOCKED 0x3
238 #define OMAP2_EN_APLL_STOPPED 0x0
240 static int omap2_apll_is_enabled(struct clk_hw
*hw
)
242 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
243 struct dpll_data
*ad
= clk
->dpll_data
;
246 v
= ti_clk_ll_ops
->clk_readl(&ad
->control_reg
);
247 v
&= ad
->enable_mask
;
249 v
>>= __ffs(ad
->enable_mask
);
251 return v
== OMAP2_EN_APLL_LOCKED
? 1 : 0;
254 static unsigned long omap2_apll_recalc(struct clk_hw
*hw
,
255 unsigned long parent_rate
)
257 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
259 if (omap2_apll_is_enabled(hw
))
260 return clk
->fixed_rate
;
265 static int omap2_apll_enable(struct clk_hw
*hw
)
267 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
268 struct dpll_data
*ad
= clk
->dpll_data
;
272 v
= ti_clk_ll_ops
->clk_readl(&ad
->control_reg
);
273 v
&= ~ad
->enable_mask
;
274 v
|= OMAP2_EN_APLL_LOCKED
<< __ffs(ad
->enable_mask
);
275 ti_clk_ll_ops
->clk_writel(v
, &ad
->control_reg
);
278 v
= ti_clk_ll_ops
->clk_readl(&ad
->idlest_reg
);
279 if (v
& ad
->idlest_mask
)
281 if (i
> MAX_APLL_WAIT_TRIES
)
287 if (i
== MAX_APLL_WAIT_TRIES
) {
288 pr_warn("%s failed to transition to locked\n",
289 clk_hw_get_name(&clk
->hw
));
296 static void omap2_apll_disable(struct clk_hw
*hw
)
298 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
299 struct dpll_data
*ad
= clk
->dpll_data
;
302 v
= ti_clk_ll_ops
->clk_readl(&ad
->control_reg
);
303 v
&= ~ad
->enable_mask
;
304 v
|= OMAP2_EN_APLL_STOPPED
<< __ffs(ad
->enable_mask
);
305 ti_clk_ll_ops
->clk_writel(v
, &ad
->control_reg
);
308 static const struct clk_ops omap2_apll_ops
= {
309 .enable
= &omap2_apll_enable
,
310 .disable
= &omap2_apll_disable
,
311 .is_enabled
= &omap2_apll_is_enabled
,
312 .recalc_rate
= &omap2_apll_recalc
,
315 static void omap2_apll_set_autoidle(struct clk_hw_omap
*clk
, u32 val
)
317 struct dpll_data
*ad
= clk
->dpll_data
;
320 v
= ti_clk_ll_ops
->clk_readl(&ad
->autoidle_reg
);
321 v
&= ~ad
->autoidle_mask
;
322 v
|= val
<< __ffs(ad
->autoidle_mask
);
323 ti_clk_ll_ops
->clk_writel(v
, &ad
->control_reg
);
326 #define OMAP2_APLL_AUTOIDLE_LOW_POWER_STOP 0x3
327 #define OMAP2_APLL_AUTOIDLE_DISABLE 0x0
329 static void omap2_apll_allow_idle(struct clk_hw_omap
*clk
)
331 omap2_apll_set_autoidle(clk
, OMAP2_APLL_AUTOIDLE_LOW_POWER_STOP
);
334 static void omap2_apll_deny_idle(struct clk_hw_omap
*clk
)
336 omap2_apll_set_autoidle(clk
, OMAP2_APLL_AUTOIDLE_DISABLE
);
339 static const struct clk_hw_omap_ops omap2_apll_hwops
= {
340 .allow_idle
= &omap2_apll_allow_idle
,
341 .deny_idle
= &omap2_apll_deny_idle
,
344 static void __init
of_omap2_apll_setup(struct device_node
*node
)
346 struct dpll_data
*ad
= NULL
;
347 struct clk_hw_omap
*clk_hw
= NULL
;
348 struct clk_init_data
*init
= NULL
;
350 const char *parent_name
;
354 ad
= kzalloc(sizeof(*ad
), GFP_KERNEL
);
355 clk_hw
= kzalloc(sizeof(*clk_hw
), GFP_KERNEL
);
356 init
= kzalloc(sizeof(*init
), GFP_KERNEL
);
358 if (!ad
|| !clk_hw
|| !init
)
361 clk_hw
->dpll_data
= ad
;
362 clk_hw
->hw
.init
= init
;
363 init
->ops
= &omap2_apll_ops
;
364 init
->name
= node
->name
;
365 clk_hw
->ops
= &omap2_apll_hwops
;
367 init
->num_parents
= of_clk_get_parent_count(node
);
368 if (init
->num_parents
!= 1) {
369 pr_err("%s must have one parent\n", node
->name
);
373 parent_name
= of_clk_get_parent_name(node
, 0);
374 init
->parent_names
= &parent_name
;
376 if (of_property_read_u32(node
, "ti,clock-frequency", &val
)) {
377 pr_err("%s missing clock-frequency\n", node
->name
);
380 clk_hw
->fixed_rate
= val
;
382 if (of_property_read_u32(node
, "ti,bit-shift", &val
)) {
383 pr_err("%s missing bit-shift\n", node
->name
);
387 clk_hw
->enable_bit
= val
;
388 ad
->enable_mask
= 0x3 << val
;
389 ad
->autoidle_mask
= 0x3 << val
;
391 if (of_property_read_u32(node
, "ti,idlest-shift", &val
)) {
392 pr_err("%s missing idlest-shift\n", node
->name
);
396 ad
->idlest_mask
= 1 << val
;
398 ret
= ti_clk_get_reg_addr(node
, 0, &ad
->control_reg
);
399 ret
|= ti_clk_get_reg_addr(node
, 1, &ad
->autoidle_reg
);
400 ret
|= ti_clk_get_reg_addr(node
, 2, &ad
->idlest_reg
);
405 clk
= clk_register(NULL
, &clk_hw
->hw
);
407 of_clk_add_provider(node
, of_clk_src_simple_get
, clk
);
416 CLK_OF_DECLARE(omap2_apll_clock
, "ti,omap2-apll-clock",
417 of_omap2_apll_setup
);