2 * linux/arch/arm/plat-pxa/gpio.c
4 * Generic PXA GPIO handling
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 #include <linux/module.h>
15 #include <linux/clk.h>
16 #include <linux/err.h>
17 #include <linux/gpio/driver.h>
18 #include <linux/gpio-pxa.h>
19 #include <linux/init.h>
20 #include <linux/interrupt.h>
21 #include <linux/irq.h>
22 #include <linux/irqdomain.h>
23 #include <linux/irqchip/chained_irq.h>
26 #include <linux/of_device.h>
27 #include <linux/pinctrl/consumer.h>
28 #include <linux/platform_device.h>
29 #include <linux/syscore_ops.h>
30 #include <linux/slab.h>
33 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
34 * one set of registers. The register offsets are organized below:
36 * GPLR GPDR GPSR GPCR GRER GFER GEDR
37 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
38 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
39 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
41 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
42 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
43 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
45 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
48 * BANK 3 is only available on PXA27x and later processors.
49 * BANK 4 and 5 are only available on PXA935, PXA1928
50 * BANK 6 is only available on PXA1928
53 #define GPLR_OFFSET 0x00
54 #define GPDR_OFFSET 0x0C
55 #define GPSR_OFFSET 0x18
56 #define GPCR_OFFSET 0x24
57 #define GRER_OFFSET 0x30
58 #define GFER_OFFSET 0x3C
59 #define GEDR_OFFSET 0x48
60 #define GAFR_OFFSET 0x54
61 #define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
63 #define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
68 struct pxa_gpio_bank
{
69 void __iomem
*regbase
;
70 unsigned long irq_mask
;
71 unsigned long irq_edge_rise
;
72 unsigned long irq_edge_fall
;
75 unsigned long saved_gplr
;
76 unsigned long saved_gpdr
;
77 unsigned long saved_grer
;
78 unsigned long saved_gfer
;
82 struct pxa_gpio_chip
{
84 struct gpio_chip chip
;
85 struct pxa_gpio_bank
*banks
;
86 struct irq_domain
*irqdomain
;
90 int (*set_wake
)(unsigned int gpio
, unsigned int on
);
105 enum pxa_gpio_type type
;
109 static DEFINE_SPINLOCK(gpio_lock
);
110 static struct pxa_gpio_chip
*pxa_gpio_chip
;
111 static enum pxa_gpio_type gpio_type
;
113 static struct pxa_gpio_id pxa25x_id
= {
118 static struct pxa_gpio_id pxa26x_id
= {
123 static struct pxa_gpio_id pxa27x_id
= {
128 static struct pxa_gpio_id pxa3xx_id
= {
133 static struct pxa_gpio_id pxa93x_id
= {
138 static struct pxa_gpio_id mmp_id
= {
143 static struct pxa_gpio_id mmp2_id
= {
148 static struct pxa_gpio_id pxa1928_id
= {
149 .type
= PXA1928_GPIO
,
153 #define for_each_gpio_bank(i, b, pc) \
154 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
156 static inline struct pxa_gpio_chip
*chip_to_pxachip(struct gpio_chip
*c
)
158 struct pxa_gpio_chip
*pxa_chip
= gpiochip_get_data(c
);
163 static inline void __iomem
*gpio_bank_base(struct gpio_chip
*c
, int gpio
)
165 struct pxa_gpio_chip
*p
= gpiochip_get_data(c
);
166 struct pxa_gpio_bank
*bank
= p
->banks
+ (gpio
/ 32);
168 return bank
->regbase
;
171 static inline struct pxa_gpio_bank
*gpio_to_pxabank(struct gpio_chip
*c
,
174 return chip_to_pxachip(c
)->banks
+ gpio
/ 32;
177 static inline int gpio_is_pxa_type(int type
)
179 return (type
& MMP_GPIO
) == 0;
182 static inline int gpio_is_mmp_type(int type
)
184 return (type
& MMP_GPIO
) != 0;
187 /* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
188 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
190 static inline int __gpio_is_inverted(int gpio
)
192 if ((gpio_type
== PXA26X_GPIO
) && (gpio
> 85))
198 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
199 * function of a GPIO, and GPDRx cannot be altered once configured. It
200 * is attributed as "occupied" here (I know this terminology isn't
201 * accurate, you are welcome to propose a better one :-)
203 static inline int __gpio_is_occupied(struct pxa_gpio_chip
*pchip
, unsigned gpio
)
206 unsigned long gafr
= 0, gpdr
= 0;
207 int ret
, af
= 0, dir
= 0;
209 base
= gpio_bank_base(&pchip
->chip
, gpio
);
210 gpdr
= readl_relaxed(base
+ GPDR_OFFSET
);
216 gafr
= readl_relaxed(base
+ GAFR_OFFSET
);
217 af
= (gafr
>> ((gpio
& 0xf) * 2)) & 0x3;
218 dir
= gpdr
& GPIO_bit(gpio
);
220 if (__gpio_is_inverted(gpio
))
221 ret
= (af
!= 1) || (dir
== 0);
223 ret
= (af
!= 0) || (dir
!= 0);
226 ret
= gpdr
& GPIO_bit(gpio
);
232 int pxa_irq_to_gpio(int irq
)
234 struct pxa_gpio_chip
*pchip
= pxa_gpio_chip
;
237 irq_gpio0
= irq_find_mapping(pchip
->irqdomain
, 0);
239 return irq
- irq_gpio0
;
244 static bool pxa_gpio_has_pinctrl(void)
256 static int pxa_gpio_to_irq(struct gpio_chip
*chip
, unsigned offset
)
258 struct pxa_gpio_chip
*pchip
= chip_to_pxachip(chip
);
260 return irq_find_mapping(pchip
->irqdomain
, offset
);
263 static int pxa_gpio_direction_input(struct gpio_chip
*chip
, unsigned offset
)
265 void __iomem
*base
= gpio_bank_base(chip
, offset
);
266 uint32_t value
, mask
= GPIO_bit(offset
);
270 if (pxa_gpio_has_pinctrl()) {
271 ret
= pinctrl_gpio_direction_input(chip
->base
+ offset
);
276 spin_lock_irqsave(&gpio_lock
, flags
);
278 value
= readl_relaxed(base
+ GPDR_OFFSET
);
279 if (__gpio_is_inverted(chip
->base
+ offset
))
283 writel_relaxed(value
, base
+ GPDR_OFFSET
);
285 spin_unlock_irqrestore(&gpio_lock
, flags
);
289 static int pxa_gpio_direction_output(struct gpio_chip
*chip
,
290 unsigned offset
, int value
)
292 void __iomem
*base
= gpio_bank_base(chip
, offset
);
293 uint32_t tmp
, mask
= GPIO_bit(offset
);
297 writel_relaxed(mask
, base
+ (value
? GPSR_OFFSET
: GPCR_OFFSET
));
299 if (pxa_gpio_has_pinctrl()) {
300 ret
= pinctrl_gpio_direction_output(chip
->base
+ offset
);
305 spin_lock_irqsave(&gpio_lock
, flags
);
307 tmp
= readl_relaxed(base
+ GPDR_OFFSET
);
308 if (__gpio_is_inverted(chip
->base
+ offset
))
312 writel_relaxed(tmp
, base
+ GPDR_OFFSET
);
314 spin_unlock_irqrestore(&gpio_lock
, flags
);
318 static int pxa_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
320 void __iomem
*base
= gpio_bank_base(chip
, offset
);
321 u32 gplr
= readl_relaxed(base
+ GPLR_OFFSET
);
323 return !!(gplr
& GPIO_bit(offset
));
326 static void pxa_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int value
)
328 void __iomem
*base
= gpio_bank_base(chip
, offset
);
330 writel_relaxed(GPIO_bit(offset
),
331 base
+ (value
? GPSR_OFFSET
: GPCR_OFFSET
));
334 #ifdef CONFIG_OF_GPIO
335 static int pxa_gpio_of_xlate(struct gpio_chip
*gc
,
336 const struct of_phandle_args
*gpiospec
,
339 if (gpiospec
->args
[0] > pxa_last_gpio
)
343 *flags
= gpiospec
->args
[1];
345 return gpiospec
->args
[0];
349 static int pxa_init_gpio_chip(struct pxa_gpio_chip
*pchip
, int ngpio
,
350 struct device_node
*np
, void __iomem
*regbase
)
352 int i
, gpio
, nbanks
= DIV_ROUND_UP(ngpio
, 32);
353 struct pxa_gpio_bank
*bank
;
355 pchip
->banks
= devm_kcalloc(pchip
->dev
, nbanks
, sizeof(*pchip
->banks
),
360 pchip
->chip
.label
= "gpio-pxa";
361 pchip
->chip
.direction_input
= pxa_gpio_direction_input
;
362 pchip
->chip
.direction_output
= pxa_gpio_direction_output
;
363 pchip
->chip
.get
= pxa_gpio_get
;
364 pchip
->chip
.set
= pxa_gpio_set
;
365 pchip
->chip
.to_irq
= pxa_gpio_to_irq
;
366 pchip
->chip
.ngpio
= ngpio
;
368 if (pxa_gpio_has_pinctrl()) {
369 pchip
->chip
.request
= gpiochip_generic_request
;
370 pchip
->chip
.free
= gpiochip_generic_free
;
373 #ifdef CONFIG_OF_GPIO
374 pchip
->chip
.of_node
= np
;
375 pchip
->chip
.of_xlate
= pxa_gpio_of_xlate
;
376 pchip
->chip
.of_gpio_n_cells
= 2;
379 for (i
= 0, gpio
= 0; i
< nbanks
; i
++, gpio
+= 32) {
380 bank
= pchip
->banks
+ i
;
381 bank
->regbase
= regbase
+ BANK_OFF(i
);
384 return gpiochip_add_data(&pchip
->chip
, pchip
);
387 /* Update only those GRERx and GFERx edge detection register bits if those
388 * bits are set in c->irq_mask
390 static inline void update_edge_detect(struct pxa_gpio_bank
*c
)
394 grer
= readl_relaxed(c
->regbase
+ GRER_OFFSET
) & ~c
->irq_mask
;
395 gfer
= readl_relaxed(c
->regbase
+ GFER_OFFSET
) & ~c
->irq_mask
;
396 grer
|= c
->irq_edge_rise
& c
->irq_mask
;
397 gfer
|= c
->irq_edge_fall
& c
->irq_mask
;
398 writel_relaxed(grer
, c
->regbase
+ GRER_OFFSET
);
399 writel_relaxed(gfer
, c
->regbase
+ GFER_OFFSET
);
402 static int pxa_gpio_irq_type(struct irq_data
*d
, unsigned int type
)
404 struct pxa_gpio_chip
*pchip
= irq_data_get_irq_chip_data(d
);
405 unsigned int gpio
= irqd_to_hwirq(d
);
406 struct pxa_gpio_bank
*c
= gpio_to_pxabank(&pchip
->chip
, gpio
);
407 unsigned long gpdr
, mask
= GPIO_bit(gpio
);
409 if (type
== IRQ_TYPE_PROBE
) {
410 /* Don't mess with enabled GPIOs using preconfigured edges or
411 * GPIOs set to alternate function or to output during probe
413 if ((c
->irq_edge_rise
| c
->irq_edge_fall
) & GPIO_bit(gpio
))
416 if (__gpio_is_occupied(pchip
, gpio
))
419 type
= IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
;
422 gpdr
= readl_relaxed(c
->regbase
+ GPDR_OFFSET
);
424 if (__gpio_is_inverted(gpio
))
425 writel_relaxed(gpdr
| mask
, c
->regbase
+ GPDR_OFFSET
);
427 writel_relaxed(gpdr
& ~mask
, c
->regbase
+ GPDR_OFFSET
);
429 if (type
& IRQ_TYPE_EDGE_RISING
)
430 c
->irq_edge_rise
|= mask
;
432 c
->irq_edge_rise
&= ~mask
;
434 if (type
& IRQ_TYPE_EDGE_FALLING
)
435 c
->irq_edge_fall
|= mask
;
437 c
->irq_edge_fall
&= ~mask
;
439 update_edge_detect(c
);
441 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__
, d
->irq
, gpio
,
442 ((type
& IRQ_TYPE_EDGE_RISING
) ? " rising" : ""),
443 ((type
& IRQ_TYPE_EDGE_FALLING
) ? " falling" : ""));
447 static irqreturn_t
pxa_gpio_demux_handler(int in_irq
, void *d
)
449 int loop
, gpio
, n
, handled
= 0;
451 struct pxa_gpio_chip
*pchip
= d
;
452 struct pxa_gpio_bank
*c
;
456 for_each_gpio_bank(gpio
, c
, pchip
) {
457 gedr
= readl_relaxed(c
->regbase
+ GEDR_OFFSET
);
458 gedr
= gedr
& c
->irq_mask
;
459 writel_relaxed(gedr
, c
->regbase
+ GEDR_OFFSET
);
461 for_each_set_bit(n
, &gedr
, BITS_PER_LONG
) {
465 irq_find_mapping(pchip
->irqdomain
,
472 return handled
? IRQ_HANDLED
: IRQ_NONE
;
475 static irqreturn_t
pxa_gpio_direct_handler(int in_irq
, void *d
)
477 struct pxa_gpio_chip
*pchip
= d
;
479 if (in_irq
== pchip
->irq0
) {
480 generic_handle_irq(irq_find_mapping(pchip
->irqdomain
, 0));
481 } else if (in_irq
== pchip
->irq1
) {
482 generic_handle_irq(irq_find_mapping(pchip
->irqdomain
, 1));
484 pr_err("%s() unknown irq %d\n", __func__
, in_irq
);
490 static void pxa_ack_muxed_gpio(struct irq_data
*d
)
492 struct pxa_gpio_chip
*pchip
= irq_data_get_irq_chip_data(d
);
493 unsigned int gpio
= irqd_to_hwirq(d
);
494 void __iomem
*base
= gpio_bank_base(&pchip
->chip
, gpio
);
496 writel_relaxed(GPIO_bit(gpio
), base
+ GEDR_OFFSET
);
499 static void pxa_mask_muxed_gpio(struct irq_data
*d
)
501 struct pxa_gpio_chip
*pchip
= irq_data_get_irq_chip_data(d
);
502 unsigned int gpio
= irqd_to_hwirq(d
);
503 struct pxa_gpio_bank
*b
= gpio_to_pxabank(&pchip
->chip
, gpio
);
504 void __iomem
*base
= gpio_bank_base(&pchip
->chip
, gpio
);
507 b
->irq_mask
&= ~GPIO_bit(gpio
);
509 grer
= readl_relaxed(base
+ GRER_OFFSET
) & ~GPIO_bit(gpio
);
510 gfer
= readl_relaxed(base
+ GFER_OFFSET
) & ~GPIO_bit(gpio
);
511 writel_relaxed(grer
, base
+ GRER_OFFSET
);
512 writel_relaxed(gfer
, base
+ GFER_OFFSET
);
515 static int pxa_gpio_set_wake(struct irq_data
*d
, unsigned int on
)
517 struct pxa_gpio_chip
*pchip
= irq_data_get_irq_chip_data(d
);
518 unsigned int gpio
= irqd_to_hwirq(d
);
521 return pchip
->set_wake(gpio
, on
);
526 static void pxa_unmask_muxed_gpio(struct irq_data
*d
)
528 struct pxa_gpio_chip
*pchip
= irq_data_get_irq_chip_data(d
);
529 unsigned int gpio
= irqd_to_hwirq(d
);
530 struct pxa_gpio_bank
*c
= gpio_to_pxabank(&pchip
->chip
, gpio
);
532 c
->irq_mask
|= GPIO_bit(gpio
);
533 update_edge_detect(c
);
536 static struct irq_chip pxa_muxed_gpio_chip
= {
538 .irq_ack
= pxa_ack_muxed_gpio
,
539 .irq_mask
= pxa_mask_muxed_gpio
,
540 .irq_unmask
= pxa_unmask_muxed_gpio
,
541 .irq_set_type
= pxa_gpio_irq_type
,
542 .irq_set_wake
= pxa_gpio_set_wake
,
545 static int pxa_gpio_nums(struct platform_device
*pdev
)
547 const struct platform_device_id
*id
= platform_get_device_id(pdev
);
548 struct pxa_gpio_id
*pxa_id
= (struct pxa_gpio_id
*)id
->driver_data
;
551 switch (pxa_id
->type
) {
560 gpio_type
= pxa_id
->type
;
561 count
= pxa_id
->gpio_nums
- 1;
570 static int pxa_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
573 irq_set_chip_and_handler(irq
, &pxa_muxed_gpio_chip
,
575 irq_set_chip_data(irq
, d
->host_data
);
576 irq_set_noprobe(irq
);
580 const struct irq_domain_ops pxa_irq_domain_ops
= {
581 .map
= pxa_irq_domain_map
,
582 .xlate
= irq_domain_xlate_twocell
,
586 static const struct of_device_id pxa_gpio_dt_ids
[] = {
587 { .compatible
= "intel,pxa25x-gpio", .data
= &pxa25x_id
, },
588 { .compatible
= "intel,pxa26x-gpio", .data
= &pxa26x_id
, },
589 { .compatible
= "intel,pxa27x-gpio", .data
= &pxa27x_id
, },
590 { .compatible
= "intel,pxa3xx-gpio", .data
= &pxa3xx_id
, },
591 { .compatible
= "marvell,pxa93x-gpio", .data
= &pxa93x_id
, },
592 { .compatible
= "marvell,mmp-gpio", .data
= &mmp_id
, },
593 { .compatible
= "marvell,mmp2-gpio", .data
= &mmp2_id
, },
594 { .compatible
= "marvell,pxa1928-gpio", .data
= &pxa1928_id
, },
598 static int pxa_gpio_probe_dt(struct platform_device
*pdev
,
599 struct pxa_gpio_chip
*pchip
)
602 const struct pxa_gpio_id
*gpio_id
;
604 gpio_id
= of_device_get_match_data(&pdev
->dev
);
605 gpio_type
= gpio_id
->type
;
607 nr_gpios
= gpio_id
->gpio_nums
;
608 pxa_last_gpio
= nr_gpios
- 1;
610 irq_base
= devm_irq_alloc_descs(&pdev
->dev
, -1, 0, nr_gpios
, 0);
612 dev_err(&pdev
->dev
, "Failed to allocate IRQ numbers\n");
618 #define pxa_gpio_probe_dt(pdev, pchip) (-1)
621 static int pxa_gpio_probe(struct platform_device
*pdev
)
623 struct pxa_gpio_chip
*pchip
;
624 struct pxa_gpio_bank
*c
;
625 struct resource
*res
;
627 struct pxa_gpio_platform_data
*info
;
628 void __iomem
*gpio_reg_base
;
630 int irq0
= 0, irq1
= 0, irq_mux
;
632 pchip
= devm_kzalloc(&pdev
->dev
, sizeof(*pchip
), GFP_KERNEL
);
635 pchip
->dev
= &pdev
->dev
;
637 info
= dev_get_platdata(&pdev
->dev
);
639 irq_base
= info
->irq_base
;
642 pxa_last_gpio
= pxa_gpio_nums(pdev
);
643 pchip
->set_wake
= info
->gpio_set_wake
;
645 irq_base
= pxa_gpio_probe_dt(pdev
, pchip
);
653 pchip
->irqdomain
= irq_domain_add_legacy(pdev
->dev
.of_node
,
654 pxa_last_gpio
+ 1, irq_base
,
655 0, &pxa_irq_domain_ops
, pchip
);
656 if (!pchip
->irqdomain
)
659 irq0
= platform_get_irq_byname(pdev
, "gpio0");
660 irq1
= platform_get_irq_byname(pdev
, "gpio1");
661 irq_mux
= platform_get_irq_byname(pdev
, "gpio_mux");
662 if ((irq0
> 0 && irq1
<= 0) || (irq0
<= 0 && irq1
> 0)
668 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
671 gpio_reg_base
= devm_ioremap(&pdev
->dev
, res
->start
,
676 clk
= clk_get(&pdev
->dev
, NULL
);
678 dev_err(&pdev
->dev
, "Error %ld to get gpio clock\n",
682 ret
= clk_prepare_enable(clk
);
688 /* Initialize GPIO chips */
689 ret
= pxa_init_gpio_chip(pchip
, pxa_last_gpio
+ 1, pdev
->dev
.of_node
,
696 /* clear all GPIO edge detects */
697 for_each_gpio_bank(gpio
, c
, pchip
) {
698 writel_relaxed(0, c
->regbase
+ GFER_OFFSET
);
699 writel_relaxed(0, c
->regbase
+ GRER_OFFSET
);
700 writel_relaxed(~0, c
->regbase
+ GEDR_OFFSET
);
701 /* unmask GPIO edge detect for AP side */
702 if (gpio_is_mmp_type(gpio_type
))
703 writel_relaxed(~0, c
->regbase
+ ED_MASK_OFFSET
);
707 ret
= devm_request_irq(&pdev
->dev
,
708 irq0
, pxa_gpio_direct_handler
, 0,
711 dev_err(&pdev
->dev
, "request of gpio0 irq failed: %d\n",
715 ret
= devm_request_irq(&pdev
->dev
,
716 irq1
, pxa_gpio_direct_handler
, 0,
719 dev_err(&pdev
->dev
, "request of gpio1 irq failed: %d\n",
722 ret
= devm_request_irq(&pdev
->dev
,
723 irq_mux
, pxa_gpio_demux_handler
, 0,
726 dev_err(&pdev
->dev
, "request of gpio-mux irq failed: %d\n",
729 pxa_gpio_chip
= pchip
;
734 static const struct platform_device_id gpio_id_table
[] = {
735 { "pxa25x-gpio", (unsigned long)&pxa25x_id
},
736 { "pxa26x-gpio", (unsigned long)&pxa26x_id
},
737 { "pxa27x-gpio", (unsigned long)&pxa27x_id
},
738 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id
},
739 { "pxa93x-gpio", (unsigned long)&pxa93x_id
},
740 { "mmp-gpio", (unsigned long)&mmp_id
},
741 { "mmp2-gpio", (unsigned long)&mmp2_id
},
742 { "pxa1928-gpio", (unsigned long)&pxa1928_id
},
746 static struct platform_driver pxa_gpio_driver
= {
747 .probe
= pxa_gpio_probe
,
750 .of_match_table
= of_match_ptr(pxa_gpio_dt_ids
),
752 .id_table
= gpio_id_table
,
755 static int __init
pxa_gpio_legacy_init(void)
757 if (of_have_populated_dt())
760 return platform_driver_register(&pxa_gpio_driver
);
762 postcore_initcall(pxa_gpio_legacy_init
);
764 static int __init
pxa_gpio_dt_init(void)
766 if (of_have_populated_dt())
767 return platform_driver_register(&pxa_gpio_driver
);
771 device_initcall(pxa_gpio_dt_init
);
774 static int pxa_gpio_suspend(void)
776 struct pxa_gpio_chip
*pchip
= pxa_gpio_chip
;
777 struct pxa_gpio_bank
*c
;
783 for_each_gpio_bank(gpio
, c
, pchip
) {
784 c
->saved_gplr
= readl_relaxed(c
->regbase
+ GPLR_OFFSET
);
785 c
->saved_gpdr
= readl_relaxed(c
->regbase
+ GPDR_OFFSET
);
786 c
->saved_grer
= readl_relaxed(c
->regbase
+ GRER_OFFSET
);
787 c
->saved_gfer
= readl_relaxed(c
->regbase
+ GFER_OFFSET
);
789 /* Clear GPIO transition detect bits */
790 writel_relaxed(0xffffffff, c
->regbase
+ GEDR_OFFSET
);
795 static void pxa_gpio_resume(void)
797 struct pxa_gpio_chip
*pchip
= pxa_gpio_chip
;
798 struct pxa_gpio_bank
*c
;
804 for_each_gpio_bank(gpio
, c
, pchip
) {
805 /* restore level with set/clear */
806 writel_relaxed(c
->saved_gplr
, c
->regbase
+ GPSR_OFFSET
);
807 writel_relaxed(~c
->saved_gplr
, c
->regbase
+ GPCR_OFFSET
);
809 writel_relaxed(c
->saved_grer
, c
->regbase
+ GRER_OFFSET
);
810 writel_relaxed(c
->saved_gfer
, c
->regbase
+ GFER_OFFSET
);
811 writel_relaxed(c
->saved_gpdr
, c
->regbase
+ GPDR_OFFSET
);
815 #define pxa_gpio_suspend NULL
816 #define pxa_gpio_resume NULL
819 struct syscore_ops pxa_gpio_syscore_ops
= {
820 .suspend
= pxa_gpio_suspend
,
821 .resume
= pxa_gpio_resume
,
824 static int __init
pxa_gpio_sysinit(void)
826 register_syscore_ops(&pxa_gpio_syscore_ops
);
829 postcore_initcall(pxa_gpio_sysinit
);