2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "amdgpu_ih.h"
28 #include "oss/oss_3_0_d.h"
29 #include "oss/oss_3_0_sh_mask.h"
31 #include "bif/bif_5_1_d.h"
32 #include "bif/bif_5_1_sh_mask.h"
36 * Starting with r6xx, interrupts are handled via a ring buffer.
37 * Ring buffers are areas of GPU accessible memory that the GPU
38 * writes interrupt vectors into and the host reads vectors out of.
39 * There is a rptr (read pointer) that determines where the
40 * host is currently reading, and a wptr (write pointer)
41 * which determines where the GPU has written. When the
42 * pointers are equal, the ring is idle. When the GPU
43 * writes vectors to the ring buffer, it increments the
44 * wptr. When there is an interrupt, the host then starts
45 * fetching commands and processing them until the pointers are
46 * equal again at which point it updates the rptr.
49 static void tonga_ih_set_interrupt_funcs(struct amdgpu_device
*adev
);
52 * tonga_ih_enable_interrupts - Enable the interrupt ring buffer
54 * @adev: amdgpu_device pointer
56 * Enable the interrupt ring buffer (VI).
58 static void tonga_ih_enable_interrupts(struct amdgpu_device
*adev
)
60 u32 ih_rb_cntl
= RREG32(mmIH_RB_CNTL
);
62 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, RB_ENABLE
, 1);
63 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, ENABLE_INTR
, 1);
64 WREG32(mmIH_RB_CNTL
, ih_rb_cntl
);
65 adev
->irq
.ih
.enabled
= true;
69 * tonga_ih_disable_interrupts - Disable the interrupt ring buffer
71 * @adev: amdgpu_device pointer
73 * Disable the interrupt ring buffer (VI).
75 static void tonga_ih_disable_interrupts(struct amdgpu_device
*adev
)
77 u32 ih_rb_cntl
= RREG32(mmIH_RB_CNTL
);
79 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, RB_ENABLE
, 0);
80 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, ENABLE_INTR
, 0);
81 WREG32(mmIH_RB_CNTL
, ih_rb_cntl
);
82 /* set rptr, wptr to 0 */
83 WREG32(mmIH_RB_RPTR
, 0);
84 WREG32(mmIH_RB_WPTR
, 0);
85 adev
->irq
.ih
.enabled
= false;
86 adev
->irq
.ih
.rptr
= 0;
90 * tonga_ih_irq_init - init and enable the interrupt ring
92 * @adev: amdgpu_device pointer
94 * Allocate a ring buffer for the interrupt controller,
95 * enable the RLC, disable interrupts, enable the IH
96 * ring buffer and enable it (VI).
97 * Called at device load and reume.
98 * Returns 0 for success, errors for failure.
100 static int tonga_ih_irq_init(struct amdgpu_device
*adev
)
103 u32 interrupt_cntl
, ih_rb_cntl
, ih_doorbell_rtpr
;
107 tonga_ih_disable_interrupts(adev
);
109 /* setup interrupt control */
110 WREG32(mmINTERRUPT_CNTL2
, adev
->dummy_page_addr
>> 8);
111 interrupt_cntl
= RREG32(mmINTERRUPT_CNTL
);
112 /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
113 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
115 interrupt_cntl
= REG_SET_FIELD(interrupt_cntl
, INTERRUPT_CNTL
, IH_DUMMY_RD_OVERRIDE
, 0);
116 /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
117 interrupt_cntl
= REG_SET_FIELD(interrupt_cntl
, INTERRUPT_CNTL
, IH_REQ_NONSNOOP_EN
, 0);
118 WREG32(mmINTERRUPT_CNTL
, interrupt_cntl
);
120 /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
121 if (adev
->irq
.ih
.use_bus_addr
)
122 WREG32(mmIH_RB_BASE
, adev
->irq
.ih
.rb_dma_addr
>> 8);
124 WREG32(mmIH_RB_BASE
, adev
->irq
.ih
.gpu_addr
>> 8);
126 rb_bufsz
= order_base_2(adev
->irq
.ih
.ring_size
/ 4);
127 ih_rb_cntl
= REG_SET_FIELD(0, IH_RB_CNTL
, WPTR_OVERFLOW_CLEAR
, 1);
128 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, RB_SIZE
, rb_bufsz
);
129 /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register value is written to memory */
130 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, WPTR_WRITEBACK_ENABLE
, 1);
131 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, MC_VMID
, 0);
133 if (adev
->irq
.msi_enabled
)
134 ih_rb_cntl
= REG_SET_FIELD(ih_rb_cntl
, IH_RB_CNTL
, RPTR_REARM
, 1);
136 WREG32(mmIH_RB_CNTL
, ih_rb_cntl
);
138 /* set the writeback address whether it's enabled or not */
139 if (adev
->irq
.ih
.use_bus_addr
)
140 wptr_off
= adev
->irq
.ih
.rb_dma_addr
+ (adev
->irq
.ih
.wptr_offs
* 4);
142 wptr_off
= adev
->wb
.gpu_addr
+ (adev
->irq
.ih
.wptr_offs
* 4);
143 WREG32(mmIH_RB_WPTR_ADDR_LO
, lower_32_bits(wptr_off
));
144 WREG32(mmIH_RB_WPTR_ADDR_HI
, upper_32_bits(wptr_off
) & 0xFF);
146 /* set rptr, wptr to 0 */
147 WREG32(mmIH_RB_RPTR
, 0);
148 WREG32(mmIH_RB_WPTR
, 0);
150 ih_doorbell_rtpr
= RREG32(mmIH_DOORBELL_RPTR
);
151 if (adev
->irq
.ih
.use_doorbell
) {
152 ih_doorbell_rtpr
= REG_SET_FIELD(ih_doorbell_rtpr
, IH_DOORBELL_RPTR
,
153 OFFSET
, adev
->irq
.ih
.doorbell_index
);
154 ih_doorbell_rtpr
= REG_SET_FIELD(ih_doorbell_rtpr
, IH_DOORBELL_RPTR
,
157 ih_doorbell_rtpr
= REG_SET_FIELD(ih_doorbell_rtpr
, IH_DOORBELL_RPTR
,
160 WREG32(mmIH_DOORBELL_RPTR
, ih_doorbell_rtpr
);
162 pci_set_master(adev
->pdev
);
164 /* enable interrupts */
165 tonga_ih_enable_interrupts(adev
);
171 * tonga_ih_irq_disable - disable interrupts
173 * @adev: amdgpu_device pointer
175 * Disable interrupts on the hw (VI).
177 static void tonga_ih_irq_disable(struct amdgpu_device
*adev
)
179 tonga_ih_disable_interrupts(adev
);
181 /* Wait and acknowledge irq */
186 * tonga_ih_get_wptr - get the IH ring buffer wptr
188 * @adev: amdgpu_device pointer
190 * Get the IH ring buffer wptr from either the register
191 * or the writeback memory buffer (VI). Also check for
192 * ring buffer overflow and deal with it.
193 * Used by cz_irq_process(VI).
194 * Returns the value of the wptr.
196 static u32
tonga_ih_get_wptr(struct amdgpu_device
*adev
)
200 if (adev
->irq
.ih
.use_bus_addr
)
201 wptr
= le32_to_cpu(adev
->irq
.ih
.ring
[adev
->irq
.ih
.wptr_offs
]);
203 wptr
= le32_to_cpu(adev
->wb
.wb
[adev
->irq
.ih
.wptr_offs
]);
205 if (REG_GET_FIELD(wptr
, IH_RB_WPTR
, RB_OVERFLOW
)) {
206 wptr
= REG_SET_FIELD(wptr
, IH_RB_WPTR
, RB_OVERFLOW
, 0);
207 /* When a ring buffer overflow happen start parsing interrupt
208 * from the last not overwritten vector (wptr + 16). Hopefully
209 * this should allow us to catchup.
211 dev_warn(adev
->dev
, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
212 wptr
, adev
->irq
.ih
.rptr
, (wptr
+ 16) & adev
->irq
.ih
.ptr_mask
);
213 adev
->irq
.ih
.rptr
= (wptr
+ 16) & adev
->irq
.ih
.ptr_mask
;
214 tmp
= RREG32(mmIH_RB_CNTL
);
215 tmp
= REG_SET_FIELD(tmp
, IH_RB_CNTL
, WPTR_OVERFLOW_CLEAR
, 1);
216 WREG32(mmIH_RB_CNTL
, tmp
);
218 return (wptr
& adev
->irq
.ih
.ptr_mask
);
222 * tonga_ih_prescreen_iv - prescreen an interrupt vector
224 * @adev: amdgpu_device pointer
226 * Returns true if the interrupt vector should be further processed.
228 static bool tonga_ih_prescreen_iv(struct amdgpu_device
*adev
)
230 u32 ring_index
= adev
->irq
.ih
.rptr
>> 2;
233 switch (le32_to_cpu(adev
->irq
.ih
.ring
[ring_index
]) & 0xff) {
236 pasid
= le32_to_cpu(adev
->irq
.ih
.ring
[ring_index
+ 2]) >> 16;
237 if (!pasid
|| amdgpu_vm_pasid_fault_credit(adev
, pasid
))
245 adev
->irq
.ih
.rptr
+= 16;
250 * tonga_ih_decode_iv - decode an interrupt vector
252 * @adev: amdgpu_device pointer
254 * Decodes the interrupt vector at the current rptr
255 * position and also advance the position.
257 static void tonga_ih_decode_iv(struct amdgpu_device
*adev
,
258 struct amdgpu_iv_entry
*entry
)
260 /* wptr/rptr are in bytes! */
261 u32 ring_index
= adev
->irq
.ih
.rptr
>> 2;
264 dw
[0] = le32_to_cpu(adev
->irq
.ih
.ring
[ring_index
+ 0]);
265 dw
[1] = le32_to_cpu(adev
->irq
.ih
.ring
[ring_index
+ 1]);
266 dw
[2] = le32_to_cpu(adev
->irq
.ih
.ring
[ring_index
+ 2]);
267 dw
[3] = le32_to_cpu(adev
->irq
.ih
.ring
[ring_index
+ 3]);
269 entry
->client_id
= AMDGPU_IH_CLIENTID_LEGACY
;
270 entry
->src_id
= dw
[0] & 0xff;
271 entry
->src_data
[0] = dw
[1] & 0xfffffff;
272 entry
->ring_id
= dw
[2] & 0xff;
273 entry
->vmid
= (dw
[2] >> 8) & 0xff;
274 entry
->pasid
= (dw
[2] >> 16) & 0xffff;
276 /* wptr/rptr are in bytes! */
277 adev
->irq
.ih
.rptr
+= 16;
281 * tonga_ih_set_rptr - set the IH ring buffer rptr
283 * @adev: amdgpu_device pointer
285 * Set the IH ring buffer rptr.
287 static void tonga_ih_set_rptr(struct amdgpu_device
*adev
)
289 if (adev
->irq
.ih
.use_doorbell
) {
290 /* XXX check if swapping is necessary on BE */
291 if (adev
->irq
.ih
.use_bus_addr
)
292 adev
->irq
.ih
.ring
[adev
->irq
.ih
.rptr_offs
] = adev
->irq
.ih
.rptr
;
294 adev
->wb
.wb
[adev
->irq
.ih
.rptr_offs
] = adev
->irq
.ih
.rptr
;
295 WDOORBELL32(adev
->irq
.ih
.doorbell_index
, adev
->irq
.ih
.rptr
);
297 WREG32(mmIH_RB_RPTR
, adev
->irq
.ih
.rptr
);
301 static int tonga_ih_early_init(void *handle
)
303 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
306 ret
= amdgpu_irq_add_domain(adev
);
310 tonga_ih_set_interrupt_funcs(adev
);
315 static int tonga_ih_sw_init(void *handle
)
318 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
320 r
= amdgpu_ih_ring_init(adev
, 64 * 1024, true);
324 adev
->irq
.ih
.use_doorbell
= true;
325 adev
->irq
.ih
.doorbell_index
= AMDGPU_DOORBELL_IH
;
327 r
= amdgpu_irq_init(adev
);
332 static int tonga_ih_sw_fini(void *handle
)
334 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
336 amdgpu_irq_fini(adev
);
337 amdgpu_ih_ring_fini(adev
);
338 amdgpu_irq_remove_domain(adev
);
343 static int tonga_ih_hw_init(void *handle
)
346 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
348 r
= tonga_ih_irq_init(adev
);
355 static int tonga_ih_hw_fini(void *handle
)
357 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
359 tonga_ih_irq_disable(adev
);
364 static int tonga_ih_suspend(void *handle
)
366 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
368 return tonga_ih_hw_fini(adev
);
371 static int tonga_ih_resume(void *handle
)
373 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
375 return tonga_ih_hw_init(adev
);
378 static bool tonga_ih_is_idle(void *handle
)
380 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
381 u32 tmp
= RREG32(mmSRBM_STATUS
);
383 if (REG_GET_FIELD(tmp
, SRBM_STATUS
, IH_BUSY
))
389 static int tonga_ih_wait_for_idle(void *handle
)
393 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
395 for (i
= 0; i
< adev
->usec_timeout
; i
++) {
397 tmp
= RREG32(mmSRBM_STATUS
);
398 if (!REG_GET_FIELD(tmp
, SRBM_STATUS
, IH_BUSY
))
405 static bool tonga_ih_check_soft_reset(void *handle
)
407 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
408 u32 srbm_soft_reset
= 0;
409 u32 tmp
= RREG32(mmSRBM_STATUS
);
411 if (tmp
& SRBM_STATUS__IH_BUSY_MASK
)
412 srbm_soft_reset
= REG_SET_FIELD(srbm_soft_reset
, SRBM_SOFT_RESET
,
415 if (srbm_soft_reset
) {
416 adev
->irq
.srbm_soft_reset
= srbm_soft_reset
;
419 adev
->irq
.srbm_soft_reset
= 0;
424 static int tonga_ih_pre_soft_reset(void *handle
)
426 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
428 if (!adev
->irq
.srbm_soft_reset
)
431 return tonga_ih_hw_fini(adev
);
434 static int tonga_ih_post_soft_reset(void *handle
)
436 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
438 if (!adev
->irq
.srbm_soft_reset
)
441 return tonga_ih_hw_init(adev
);
444 static int tonga_ih_soft_reset(void *handle
)
446 struct amdgpu_device
*adev
= (struct amdgpu_device
*)handle
;
449 if (!adev
->irq
.srbm_soft_reset
)
451 srbm_soft_reset
= adev
->irq
.srbm_soft_reset
;
453 if (srbm_soft_reset
) {
456 tmp
= RREG32(mmSRBM_SOFT_RESET
);
457 tmp
|= srbm_soft_reset
;
458 dev_info(adev
->dev
, "SRBM_SOFT_RESET=0x%08X\n", tmp
);
459 WREG32(mmSRBM_SOFT_RESET
, tmp
);
460 tmp
= RREG32(mmSRBM_SOFT_RESET
);
464 tmp
&= ~srbm_soft_reset
;
465 WREG32(mmSRBM_SOFT_RESET
, tmp
);
466 tmp
= RREG32(mmSRBM_SOFT_RESET
);
468 /* Wait a little for things to settle down */
475 static int tonga_ih_set_clockgating_state(void *handle
,
476 enum amd_clockgating_state state
)
481 static int tonga_ih_set_powergating_state(void *handle
,
482 enum amd_powergating_state state
)
487 static const struct amd_ip_funcs tonga_ih_ip_funcs
= {
489 .early_init
= tonga_ih_early_init
,
491 .sw_init
= tonga_ih_sw_init
,
492 .sw_fini
= tonga_ih_sw_fini
,
493 .hw_init
= tonga_ih_hw_init
,
494 .hw_fini
= tonga_ih_hw_fini
,
495 .suspend
= tonga_ih_suspend
,
496 .resume
= tonga_ih_resume
,
497 .is_idle
= tonga_ih_is_idle
,
498 .wait_for_idle
= tonga_ih_wait_for_idle
,
499 .check_soft_reset
= tonga_ih_check_soft_reset
,
500 .pre_soft_reset
= tonga_ih_pre_soft_reset
,
501 .soft_reset
= tonga_ih_soft_reset
,
502 .post_soft_reset
= tonga_ih_post_soft_reset
,
503 .set_clockgating_state
= tonga_ih_set_clockgating_state
,
504 .set_powergating_state
= tonga_ih_set_powergating_state
,
507 static const struct amdgpu_ih_funcs tonga_ih_funcs
= {
508 .get_wptr
= tonga_ih_get_wptr
,
509 .prescreen_iv
= tonga_ih_prescreen_iv
,
510 .decode_iv
= tonga_ih_decode_iv
,
511 .set_rptr
= tonga_ih_set_rptr
514 static void tonga_ih_set_interrupt_funcs(struct amdgpu_device
*adev
)
516 if (adev
->irq
.ih_funcs
== NULL
)
517 adev
->irq
.ih_funcs
= &tonga_ih_funcs
;
520 const struct amdgpu_ip_block_version tonga_ih_ip_block
=
522 .type
= AMD_IP_BLOCK_TYPE_IH
,
526 .funcs
= &tonga_ih_ip_funcs
,