2 * Copyright (c) 2010 Broadcom Corporation
3 * Copyright (c) 2013 Hauke Mehrtens <hauke@hauke-m.de>
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
12 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
14 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
15 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20 #include <linux/pci_ids.h>
21 #include <linux/if_ether.h>
22 #include <net/cfg80211.h>
23 #include <net/mac80211.h>
24 #include <brcm_hw_ids.h>
26 #include <chipcommon.h>
29 #include "phy/phy_hal.h"
34 #include "mac80211_if.h"
35 #include "ucode_loader.h"
40 #include "brcms_trace_events.h"
42 /* watchdog timer, in unit of ms */
43 #define TIMER_INTERVAL_WATCHDOG 1000
44 /* radio monitor timer, in unit of ms */
45 #define TIMER_INTERVAL_RADIOCHK 800
47 /* beacon interval, in unit of 1024TU */
48 #define BEACON_INTERVAL_DEFAULT 100
50 /* n-mode support capability */
51 /* 2x2 includes both 1x1 & 2x2 devices
52 * reserved #define 2 for future when we want to separate 1x1 & 2x2 and
53 * control it independently
59 #define EDCF_ACI_MASK 0x60
60 #define EDCF_ACI_SHIFT 5
61 #define EDCF_ECWMIN_MASK 0x0f
62 #define EDCF_ECWMAX_SHIFT 4
63 #define EDCF_AIFSN_MASK 0x0f
64 #define EDCF_AIFSN_MAX 15
65 #define EDCF_ECWMAX_MASK 0xf0
67 #define EDCF_AC_BE_TXOP_STA 0x0000
68 #define EDCF_AC_BK_TXOP_STA 0x0000
69 #define EDCF_AC_VO_ACI_STA 0x62
70 #define EDCF_AC_VO_ECW_STA 0x32
71 #define EDCF_AC_VI_ACI_STA 0x42
72 #define EDCF_AC_VI_ECW_STA 0x43
73 #define EDCF_AC_BK_ECW_STA 0xA4
74 #define EDCF_AC_VI_TXOP_STA 0x005e
75 #define EDCF_AC_VO_TXOP_STA 0x002f
76 #define EDCF_AC_BE_ACI_STA 0x03
77 #define EDCF_AC_BE_ECW_STA 0xA4
78 #define EDCF_AC_BK_ACI_STA 0x27
79 #define EDCF_AC_VO_TXOP_AP 0x002f
81 #define EDCF_TXOP2USEC(txop) ((txop) << 5)
82 #define EDCF_ECW2CW(exp) ((1 << (exp)) - 1)
84 #define APHY_SYMBOL_TIME 4
85 #define APHY_PREAMBLE_TIME 16
86 #define APHY_SIGNAL_TIME 4
87 #define APHY_SIFS_TIME 16
88 #define APHY_SERVICE_NBITS 16
89 #define APHY_TAIL_NBITS 6
90 #define BPHY_SIFS_TIME 10
91 #define BPHY_PLCP_SHORT_TIME 96
93 #define PREN_PREAMBLE 24
94 #define PREN_MM_EXT 12
95 #define PREN_PREAMBLE_EXT 4
97 #define DOT11_MAC_HDR_LEN 24
98 #define DOT11_ACK_LEN 10
99 #define DOT11_BA_LEN 4
100 #define DOT11_OFDM_SIGNAL_EXTENSION 6
101 #define DOT11_MIN_FRAG_LEN 256
102 #define DOT11_RTS_LEN 16
103 #define DOT11_CTS_LEN 10
104 #define DOT11_BA_BITMAP_LEN 128
105 #define DOT11_MAXNUMFRAGS 16
106 #define DOT11_MAX_FRAG_LEN 2346
108 #define BPHY_PLCP_TIME 192
109 #define RIFS_11N_TIME 2
111 /* length of the BCN template area */
112 #define BCN_TMPL_LEN 512
114 /* brcms_bss_info flag bit values */
115 #define BRCMS_BSS_HT 0x0020 /* BSS is HT (MIMO) capable */
117 /* chip rx buffer offset */
118 #define BRCMS_HWRXOFF 38
120 /* rfdisable delay timer 500 ms, runs of ALP clock */
121 #define RFDISABLE_DEFAULT 10000000
123 #define BRCMS_TEMPSENSE_PERIOD 10 /* 10 second timeout */
125 /* synthpu_dly times in us */
126 #define SYNTHPU_DLY_APHY_US 3700
127 #define SYNTHPU_DLY_BPHY_US 1050
128 #define SYNTHPU_DLY_NPHY_US 2048
129 #define SYNTHPU_DLY_LPPHY_US 300
131 #define ANTCNT 10 /* vanilla M_MAX_ANTCNT val */
133 /* Per-AC retry limit register definitions; uses defs.h bitfield macros */
134 #define EDCF_SHORT_S 0
136 #define EDCF_LONG_S 8
137 #define EDCF_LFB_S 12
138 #define EDCF_SHORT_M BITFIELD_MASK(4)
139 #define EDCF_SFB_M BITFIELD_MASK(4)
140 #define EDCF_LONG_M BITFIELD_MASK(4)
141 #define EDCF_LFB_M BITFIELD_MASK(4)
143 #define RETRY_SHORT_DEF 7 /* Default Short retry Limit */
144 #define RETRY_SHORT_MAX 255 /* Maximum Short retry Limit */
145 #define RETRY_LONG_DEF 4 /* Default Long retry count */
146 #define RETRY_SHORT_FB 3 /* Short count for fb rate */
147 #define RETRY_LONG_FB 2 /* Long count for fb rate */
149 #define APHY_CWMIN 15
150 #define PHY_CWMAX 1023
152 #define EDCF_AIFSN_MIN 1
154 #define FRAGNUM_MASK 0xF
156 #define APHY_SLOT_TIME 9
157 #define BPHY_SLOT_TIME 20
159 #define WL_SPURAVOID_OFF 0
160 #define WL_SPURAVOID_ON1 1
161 #define WL_SPURAVOID_ON2 2
163 /* invalid core flags, use the saved coreflags */
164 #define BRCMS_USE_COREFLAGS 0xffffffff
166 /* values for PLCPHdr_override */
167 #define BRCMS_PLCP_AUTO -1
168 #define BRCMS_PLCP_SHORT 0
169 #define BRCMS_PLCP_LONG 1
171 /* values for g_protection_override and n_protection_override */
172 #define BRCMS_PROTECTION_AUTO -1
173 #define BRCMS_PROTECTION_OFF 0
174 #define BRCMS_PROTECTION_ON 1
175 #define BRCMS_PROTECTION_MMHDR_ONLY 2
176 #define BRCMS_PROTECTION_CTS_ONLY 3
178 /* values for g_protection_control and n_protection_control */
179 #define BRCMS_PROTECTION_CTL_OFF 0
180 #define BRCMS_PROTECTION_CTL_LOCAL 1
181 #define BRCMS_PROTECTION_CTL_OVERLAP 2
183 /* values for n_protection */
184 #define BRCMS_N_PROTECTION_OFF 0
185 #define BRCMS_N_PROTECTION_OPTIONAL 1
186 #define BRCMS_N_PROTECTION_20IN40 2
187 #define BRCMS_N_PROTECTION_MIXEDMODE 3
189 /* values for band specific 40MHz capabilities */
190 #define BRCMS_N_BW_20ALL 0
191 #define BRCMS_N_BW_40ALL 1
192 #define BRCMS_N_BW_20IN2G_40IN5G 2
194 /* bitflags for SGI support (sgi_rx iovar) */
195 #define BRCMS_N_SGI_20 0x01
196 #define BRCMS_N_SGI_40 0x02
198 /* defines used by the nrate iovar */
199 /* MSC in use,indicates b0-6 holds an mcs */
200 #define NRATE_MCS_INUSE 0x00000080
202 #define NRATE_RATE_MASK 0x0000007f
203 /* stf mode mask: siso, cdd, stbc, sdm */
204 #define NRATE_STF_MASK 0x0000ff00
206 #define NRATE_STF_SHIFT 8
207 /* bit indicate to override mcs only */
208 #define NRATE_OVERRIDE_MCS_ONLY 0x40000000
209 #define NRATE_SGI_MASK 0x00800000 /* sgi mode */
210 #define NRATE_SGI_SHIFT 23 /* sgi mode */
211 #define NRATE_LDPC_CODING 0x00400000 /* adv coding in use */
212 #define NRATE_LDPC_SHIFT 22 /* ldpc shift */
214 #define NRATE_STF_SISO 0 /* stf mode SISO */
215 #define NRATE_STF_CDD 1 /* stf mode CDD */
216 #define NRATE_STF_STBC 2 /* stf mode STBC */
217 #define NRATE_STF_SDM 3 /* stf mode SDM */
219 #define MAX_DMA_SEGS 4
221 /* # of entries in Tx FIFO */
223 /* Max # of entries in Rx FIFO based on 4kb page size */
226 /* Amount of headroom to leave in Tx FIFO */
227 #define TX_HEADROOM 4
229 /* try to keep this # rbufs posted to the chip */
230 #define NRXBUFPOST 32
232 /* max # frames to process in brcms_c_recv() */
234 /* max # tx status to process in wlc_txstatus() */
237 /* brcmu_format_flags() bit description structure */
238 struct brcms_c_bit_desc
{
244 * The following table lists the buffer memory allocated to xmt fifos in HW.
245 * the size is in units of 256bytes(one block), total size is HW dependent
246 * ucode has default fifo partition, sw can overwrite if necessary
248 * This is documented in twiki under the topic UcodeTxFifo. Please ensure
249 * the twiki is updated before making changes.
252 /* Starting corerev for the fifo size table */
253 #define XMTFIFOTBL_STARTREV 17
261 struct edcf_acparam
{
270 /* TX FIFO number to WME/802.1E Access Category */
271 static const u8 wme_fifo2ac
[] = {
280 /* ieee80211 Access Category to TX FIFO number */
281 static const u8 wme_ac2fifo
[] = {
288 static const u16 xmtfifo_sz
[][NFIFO
] = {
289 /* corerev 17: 5120, 49152, 49152, 5376, 4352, 1280 */
290 {20, 192, 192, 21, 17, 5},
295 /* corerev 20: 5120, 49152, 49152, 5376, 4352, 1280 */
296 {20, 192, 192, 21, 17, 5},
297 /* corerev 21: 2304, 14848, 5632, 3584, 3584, 1280 */
298 {9, 58, 22, 14, 14, 5},
299 /* corerev 22: 5120, 49152, 49152, 5376, 4352, 1280 */
300 {20, 192, 192, 21, 17, 5},
301 /* corerev 23: 5120, 49152, 49152, 5376, 4352, 1280 */
302 {20, 192, 192, 21, 17, 5},
303 /* corerev 24: 2304, 14848, 5632, 3584, 3584, 1280 */
304 {9, 58, 22, 14, 14, 5},
311 /* corerev 28: 2304, 14848, 5632, 3584, 3584, 1280 */
312 {9, 58, 22, 14, 14, 5},
316 static const char * const fifo_names
[] = {
317 "AC_BK", "AC_BE", "AC_VI", "AC_VO", "BCMC", "ATIM" };
319 static const char fifo_names
[6][1];
323 /* pointer to most recently allocated wl/wlc */
324 static struct brcms_c_info
*wlc_info_dbg
= (struct brcms_c_info
*) (NULL
);
327 /* Mapping of ieee80211 AC numbers to tx fifos */
328 static const u8 ac_to_fifo_mapping
[IEEE80211_NUM_ACS
] = {
329 [IEEE80211_AC_VO
] = TX_AC_VO_FIFO
,
330 [IEEE80211_AC_VI
] = TX_AC_VI_FIFO
,
331 [IEEE80211_AC_BE
] = TX_AC_BE_FIFO
,
332 [IEEE80211_AC_BK
] = TX_AC_BK_FIFO
,
335 /* Mapping of tx fifos to ieee80211 AC numbers */
336 static const u8 fifo_to_ac_mapping
[IEEE80211_NUM_ACS
] = {
337 [TX_AC_BK_FIFO
] = IEEE80211_AC_BK
,
338 [TX_AC_BE_FIFO
] = IEEE80211_AC_BE
,
339 [TX_AC_VI_FIFO
] = IEEE80211_AC_VI
,
340 [TX_AC_VO_FIFO
] = IEEE80211_AC_VO
,
343 static u8
brcms_ac_to_fifo(u8 ac
)
345 if (ac
>= ARRAY_SIZE(ac_to_fifo_mapping
))
346 return TX_AC_BE_FIFO
;
347 return ac_to_fifo_mapping
[ac
];
350 static u8
brcms_fifo_to_ac(u8 fifo
)
352 if (fifo
>= ARRAY_SIZE(fifo_to_ac_mapping
))
353 return IEEE80211_AC_BE
;
354 return fifo_to_ac_mapping
[fifo
];
357 /* Find basic rate for a given rate */
358 static u8
brcms_basic_rate(struct brcms_c_info
*wlc
, u32 rspec
)
360 if (is_mcs_rate(rspec
))
361 return wlc
->band
->basic_rate
[mcs_table
[rspec
& RSPEC_RATE_MASK
]
363 return wlc
->band
->basic_rate
[rspec
& RSPEC_RATE_MASK
];
366 static u16
frametype(u32 rspec
, u8 mimoframe
)
368 if (is_mcs_rate(rspec
))
370 return is_cck_rate(rspec
) ? FT_CCK
: FT_OFDM
;
373 /* currently the best mechanism for determining SIFS is the band in use */
374 static u16
get_sifs(struct brcms_band
*band
)
376 return band
->bandtype
== BRCM_BAND_5G
? APHY_SIFS_TIME
:
381 * Detect Card removed.
382 * Even checking an sbconfig register read will not false trigger when the core
383 * is in reset it breaks CF address mechanism. Accessing gphy phyversion will
384 * cause SB error if aphy is in reset on 4306B0-DB. Need a simple accessible
385 * reg with fixed 0/1 pattern (some platforms return all 0).
386 * If clocks are present, call the sb routine which will figure out if the
389 static bool brcms_deviceremoved(struct brcms_c_info
*wlc
)
394 return ai_deviceremoved(wlc
->hw
->sih
);
395 macctrl
= bcma_read32(wlc
->hw
->d11core
,
396 D11REGOFFS(maccontrol
));
397 return (macctrl
& (MCTL_PSM_JMP_0
| MCTL_IHR_EN
)) != MCTL_IHR_EN
;
400 /* sum the individual fifo tx pending packet counts */
401 static int brcms_txpktpendtot(struct brcms_c_info
*wlc
)
406 for (i
= 0; i
< ARRAY_SIZE(wlc
->hw
->di
); i
++)
408 pending
+= dma_txpending(wlc
->hw
->di
[i
]);
412 static bool brcms_is_mband_unlocked(struct brcms_c_info
*wlc
)
414 return wlc
->pub
->_nbands
> 1 && !wlc
->bandlocked
;
417 static int brcms_chspec_bw(u16 chanspec
)
419 if (CHSPEC_IS40(chanspec
))
421 if (CHSPEC_IS20(chanspec
))
427 static void brcms_c_bsscfg_mfree(struct brcms_bss_cfg
*cfg
)
432 kfree(cfg
->current_bss
);
436 static void brcms_c_detach_mfree(struct brcms_c_info
*wlc
)
441 brcms_c_bsscfg_mfree(wlc
->bsscfg
);
443 kfree(wlc
->modulecb
);
444 kfree(wlc
->default_bss
);
445 kfree(wlc
->protection
);
447 kfree(wlc
->bandstate
[0]);
449 kfree(wlc
->corestate
->macstat_snapshot
);
450 kfree(wlc
->corestate
);
452 kfree(wlc
->hw
->bandstate
[0]);
455 dev_kfree_skb_any(wlc
->beacon
);
457 dev_kfree_skb_any(wlc
->probe_resp
);
462 static struct brcms_bss_cfg
*brcms_c_bsscfg_malloc(uint unit
)
464 struct brcms_bss_cfg
*cfg
;
466 cfg
= kzalloc(sizeof(struct brcms_bss_cfg
), GFP_ATOMIC
);
470 cfg
->current_bss
= kzalloc(sizeof(struct brcms_bss_info
), GFP_ATOMIC
);
471 if (cfg
->current_bss
== NULL
)
477 brcms_c_bsscfg_mfree(cfg
);
481 static struct brcms_c_info
*
482 brcms_c_attach_malloc(uint unit
, uint
*err
, uint devid
)
484 struct brcms_c_info
*wlc
;
486 wlc
= kzalloc(sizeof(struct brcms_c_info
), GFP_ATOMIC
);
492 /* allocate struct brcms_c_pub state structure */
493 wlc
->pub
= kzalloc(sizeof(struct brcms_pub
), GFP_ATOMIC
);
494 if (wlc
->pub
== NULL
) {
500 /* allocate struct brcms_hardware state structure */
502 wlc
->hw
= kzalloc(sizeof(struct brcms_hardware
), GFP_ATOMIC
);
503 if (wlc
->hw
== NULL
) {
509 wlc
->hw
->bandstate
[0] =
510 kcalloc(MAXBANDS
, sizeof(struct brcms_hw_band
), GFP_ATOMIC
);
511 if (wlc
->hw
->bandstate
[0] == NULL
) {
517 for (i
= 1; i
< MAXBANDS
; i
++)
518 wlc
->hw
->bandstate
[i
] = (struct brcms_hw_band
*)
519 ((unsigned long)wlc
->hw
->bandstate
[0] +
520 (sizeof(struct brcms_hw_band
) * i
));
524 kcalloc(BRCMS_MAXMODULES
, sizeof(struct modulecb
),
526 if (wlc
->modulecb
== NULL
) {
531 wlc
->default_bss
= kzalloc(sizeof(struct brcms_bss_info
), GFP_ATOMIC
);
532 if (wlc
->default_bss
== NULL
) {
537 wlc
->bsscfg
= brcms_c_bsscfg_malloc(unit
);
538 if (wlc
->bsscfg
== NULL
) {
543 wlc
->protection
= kzalloc(sizeof(struct brcms_protection
),
545 if (wlc
->protection
== NULL
) {
550 wlc
->stf
= kzalloc(sizeof(struct brcms_stf
), GFP_ATOMIC
);
551 if (wlc
->stf
== NULL
) {
557 kcalloc(MAXBANDS
, sizeof(struct brcms_band
), GFP_ATOMIC
);
558 if (wlc
->bandstate
[0] == NULL
) {
564 for (i
= 1; i
< MAXBANDS
; i
++)
565 wlc
->bandstate
[i
] = (struct brcms_band
*)
566 ((unsigned long)wlc
->bandstate
[0]
567 + (sizeof(struct brcms_band
)*i
));
570 wlc
->corestate
= kzalloc(sizeof(struct brcms_core
), GFP_ATOMIC
);
571 if (wlc
->corestate
== NULL
) {
576 wlc
->corestate
->macstat_snapshot
=
577 kzalloc(sizeof(struct macstat
), GFP_ATOMIC
);
578 if (wlc
->corestate
->macstat_snapshot
== NULL
) {
586 brcms_c_detach_mfree(wlc
);
591 * Update the slot timing for standard 11b/g (20us slots)
592 * or shortslot 11g (9us slots)
593 * The PSM needs to be suspended for this call.
595 static void brcms_b_update_slot_timing(struct brcms_hardware
*wlc_hw
,
598 struct bcma_device
*core
= wlc_hw
->d11core
;
601 /* 11g short slot: 11a timing */
602 bcma_write16(core
, D11REGOFFS(ifs_slot
), 0x0207);
603 brcms_b_write_shm(wlc_hw
, M_DOT11_SLOT
, APHY_SLOT_TIME
);
605 /* 11g long slot: 11b timing */
606 bcma_write16(core
, D11REGOFFS(ifs_slot
), 0x0212);
607 brcms_b_write_shm(wlc_hw
, M_DOT11_SLOT
, BPHY_SLOT_TIME
);
612 * calculate frame duration of a given rate and length, return
615 static uint
brcms_c_calc_frame_time(struct brcms_c_info
*wlc
, u32 ratespec
,
616 u8 preamble_type
, uint mac_len
)
618 uint nsyms
, dur
= 0, Ndps
, kNdps
;
619 uint rate
= rspec2rate(ratespec
);
622 brcms_err(wlc
->hw
->d11core
, "wl%d: WAR: using rate of 1 mbps\n",
627 if (is_mcs_rate(ratespec
)) {
628 uint mcs
= ratespec
& RSPEC_RATE_MASK
;
629 int tot_streams
= mcs_2_txstreams(mcs
) + rspec_stc(ratespec
);
631 dur
= PREN_PREAMBLE
+ (tot_streams
* PREN_PREAMBLE_EXT
);
632 if (preamble_type
== BRCMS_MM_PREAMBLE
)
634 /* 1000Ndbps = kbps * 4 */
635 kNdps
= mcs_2_rate(mcs
, rspec_is40mhz(ratespec
),
636 rspec_issgi(ratespec
)) * 4;
638 if (rspec_stc(ratespec
) == 0)
640 CEIL((APHY_SERVICE_NBITS
+ 8 * mac_len
+
641 APHY_TAIL_NBITS
) * 1000, kNdps
);
643 /* STBC needs to have even number of symbols */
646 CEIL((APHY_SERVICE_NBITS
+ 8 * mac_len
+
647 APHY_TAIL_NBITS
) * 1000, 2 * kNdps
);
649 dur
+= APHY_SYMBOL_TIME
* nsyms
;
650 if (wlc
->band
->bandtype
== BRCM_BAND_2G
)
651 dur
+= DOT11_OFDM_SIGNAL_EXTENSION
;
652 } else if (is_ofdm_rate(rate
)) {
653 dur
= APHY_PREAMBLE_TIME
;
654 dur
+= APHY_SIGNAL_TIME
;
655 /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
657 /* NSyms = CEILING((SERVICE + 8*NBytes + TAIL) / Ndbps) */
659 CEIL((APHY_SERVICE_NBITS
+ 8 * mac_len
+ APHY_TAIL_NBITS
),
661 dur
+= APHY_SYMBOL_TIME
* nsyms
;
662 if (wlc
->band
->bandtype
== BRCM_BAND_2G
)
663 dur
+= DOT11_OFDM_SIGNAL_EXTENSION
;
666 * calc # bits * 2 so factor of 2 in rate (1/2 mbps)
669 mac_len
= mac_len
* 8 * 2;
670 /* calc ceiling of bits/rate = microseconds of air time */
671 dur
= (mac_len
+ rate
- 1) / rate
;
672 if (preamble_type
& BRCMS_SHORT_PREAMBLE
)
673 dur
+= BPHY_PLCP_SHORT_TIME
;
675 dur
+= BPHY_PLCP_TIME
;
680 static void brcms_c_write_inits(struct brcms_hardware
*wlc_hw
,
681 const struct d11init
*inits
)
683 struct bcma_device
*core
= wlc_hw
->d11core
;
689 brcms_dbg_info(wlc_hw
->d11core
, "wl%d\n", wlc_hw
->unit
);
691 for (i
= 0; inits
[i
].addr
!= cpu_to_le16(0xffff); i
++) {
692 size
= le16_to_cpu(inits
[i
].size
);
693 offset
= le16_to_cpu(inits
[i
].addr
);
694 value
= le32_to_cpu(inits
[i
].value
);
696 bcma_write16(core
, offset
, value
);
698 bcma_write32(core
, offset
, value
);
704 static void brcms_c_write_mhf(struct brcms_hardware
*wlc_hw
, u16
*mhfs
)
708 M_HOST_FLAGS1
, M_HOST_FLAGS2
, M_HOST_FLAGS3
, M_HOST_FLAGS4
,
712 for (idx
= 0; idx
< MHFMAX
; idx
++)
713 brcms_b_write_shm(wlc_hw
, addr
[idx
], mhfs
[idx
]);
716 static void brcms_c_ucode_bsinit(struct brcms_hardware
*wlc_hw
)
718 struct brcms_ucode
*ucode
= &wlc_hw
->wlc
->wl
->ucode
;
720 /* init microcode host flags */
721 brcms_c_write_mhf(wlc_hw
, wlc_hw
->band
->mhfs
);
723 /* do band-specific ucode IHR, SHM, and SCR inits */
724 if (D11REV_IS(wlc_hw
->corerev
, 17) || D11REV_IS(wlc_hw
->corerev
, 23)) {
725 if (BRCMS_ISNPHY(wlc_hw
->band
))
726 brcms_c_write_inits(wlc_hw
, ucode
->d11n0bsinitvals16
);
728 brcms_err(wlc_hw
->d11core
,
729 "%s: wl%d: unsupported phy in corerev %d\n",
730 __func__
, wlc_hw
->unit
,
733 if (D11REV_IS(wlc_hw
->corerev
, 24)) {
734 if (BRCMS_ISLCNPHY(wlc_hw
->band
))
735 brcms_c_write_inits(wlc_hw
,
736 ucode
->d11lcn0bsinitvals24
);
738 brcms_err(wlc_hw
->d11core
,
739 "%s: wl%d: unsupported phy in core rev %d\n",
740 __func__
, wlc_hw
->unit
,
743 brcms_err(wlc_hw
->d11core
,
744 "%s: wl%d: unsupported corerev %d\n",
745 __func__
, wlc_hw
->unit
, wlc_hw
->corerev
);
750 static void brcms_b_core_ioctl(struct brcms_hardware
*wlc_hw
, u32 m
, u32 v
)
752 struct bcma_device
*core
= wlc_hw
->d11core
;
753 u32 ioctl
= bcma_aread32(core
, BCMA_IOCTL
) & ~m
;
755 bcma_awrite32(core
, BCMA_IOCTL
, ioctl
| v
);
758 static void brcms_b_core_phy_clk(struct brcms_hardware
*wlc_hw
, bool clk
)
760 brcms_dbg_info(wlc_hw
->d11core
, "wl%d: clk %d\n", wlc_hw
->unit
, clk
);
762 wlc_hw
->phyclk
= clk
;
764 if (OFF
== clk
) { /* clear gmode bit, put phy into reset */
766 brcms_b_core_ioctl(wlc_hw
, (SICF_PRST
| SICF_FGC
| SICF_GMODE
),
767 (SICF_PRST
| SICF_FGC
));
769 brcms_b_core_ioctl(wlc_hw
, (SICF_PRST
| SICF_FGC
), SICF_PRST
);
772 } else { /* take phy out of reset */
774 brcms_b_core_ioctl(wlc_hw
, (SICF_PRST
| SICF_FGC
), SICF_FGC
);
776 brcms_b_core_ioctl(wlc_hw
, SICF_FGC
, 0);
782 /* low-level band switch utility routine */
783 static void brcms_c_setxband(struct brcms_hardware
*wlc_hw
, uint bandunit
)
785 brcms_dbg_mac80211(wlc_hw
->d11core
, "wl%d: bandunit %d\n", wlc_hw
->unit
,
788 wlc_hw
->band
= wlc_hw
->bandstate
[bandunit
];
792 * until we eliminate need for wlc->band refs in low level code
794 wlc_hw
->wlc
->band
= wlc_hw
->wlc
->bandstate
[bandunit
];
796 /* set gmode core flag */
797 if (wlc_hw
->sbclk
&& !wlc_hw
->noreset
) {
803 brcms_b_core_ioctl(wlc_hw
, SICF_GMODE
, gmode
);
807 /* switch to new band but leave it inactive */
808 static u32
brcms_c_setband_inact(struct brcms_c_info
*wlc
, uint bandunit
)
810 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
814 brcms_dbg_mac80211(wlc_hw
->d11core
, "wl%d\n", wlc_hw
->unit
);
815 macctrl
= bcma_read32(wlc_hw
->d11core
,
816 D11REGOFFS(maccontrol
));
817 WARN_ON((macctrl
& MCTL_EN_MAC
) != 0);
819 /* disable interrupts */
820 macintmask
= brcms_intrsoff(wlc
->wl
);
823 wlc_phy_switch_radio(wlc_hw
->band
->pi
, OFF
);
825 brcms_b_core_phy_clk(wlc_hw
, OFF
);
827 brcms_c_setxband(wlc_hw
, bandunit
);
832 /* process an individual struct tx_status */
834 brcms_c_dotxstatus(struct brcms_c_info
*wlc
, struct tx_status
*txs
)
836 struct sk_buff
*p
= NULL
;
838 struct dma_pub
*dma
= NULL
;
839 struct d11txh
*txh
= NULL
;
840 struct scb
*scb
= NULL
;
842 int tx_rts
, tx_frame_count
, tx_rts_count
;
843 uint totlen
, supr_status
;
845 struct ieee80211_hdr
*h
;
847 struct ieee80211_tx_info
*tx_info
;
848 struct ieee80211_tx_rate
*txrate
;
852 trace_brcms_txstatus(&wlc
->hw
->d11core
->dev
, txs
->framelen
,
853 txs
->frameid
, txs
->status
, txs
->lasttxtime
,
854 txs
->sequence
, txs
->phyerr
, txs
->ackphyrxsh
);
856 /* discard intermediate indications for ucode with one legitimate case:
857 * e.g. if "useRTS" is set. ucode did a successful rts/cts exchange,
858 * but the subsequent tx of DATA failed. so it will start rts/cts
859 * from the beginning (resetting the rts transmission count)
861 if (!(txs
->status
& TX_STATUS_AMPDU
)
862 && (txs
->status
& TX_STATUS_INTERMEDIATE
)) {
863 brcms_dbg_tx(wlc
->hw
->d11core
, "INTERMEDIATE but not AMPDU\n");
868 queue
= txs
->frameid
& TXFID_QUEUE_MASK
;
869 if (queue
>= NFIFO
) {
870 brcms_err(wlc
->hw
->d11core
, "queue %u >= NFIFO\n", queue
);
874 dma
= wlc
->hw
->di
[queue
];
876 p
= dma_getnexttxp(wlc
->hw
->di
[queue
], DMA_RANGE_TRANSMITTED
);
878 brcms_err(wlc
->hw
->d11core
, "dma_getnexttxp returned null!\n");
882 txh
= (struct d11txh
*) (p
->data
);
883 mcl
= le16_to_cpu(txh
->MacTxControlLow
);
886 brcms_dbg_tx(wlc
->hw
->d11core
, "phyerr 0x%x, rate 0x%x\n",
887 txs
->phyerr
, txh
->MainRates
);
889 if (txs
->frameid
!= le16_to_cpu(txh
->TxFrameID
)) {
890 brcms_err(wlc
->hw
->d11core
, "frameid != txh->TxFrameID\n");
893 tx_info
= IEEE80211_SKB_CB(p
);
894 h
= (struct ieee80211_hdr
*)((u8
*) (txh
+ 1) + D11_PHY_HDR_LEN
);
896 if (tx_info
->rate_driver_data
[0])
899 if (tx_info
->flags
& IEEE80211_TX_CTL_AMPDU
) {
900 brcms_c_ampdu_dotxstatus(wlc
->ampdu
, scb
, p
, txs
);
906 * brcms_c_ampdu_dotxstatus() will trace tx descriptors for AMPDU
907 * frames; this traces them for the rest.
909 trace_brcms_txdesc(&wlc
->hw
->d11core
->dev
, txh
, sizeof(*txh
));
911 supr_status
= txs
->status
& TX_STATUS_SUPR_MASK
;
912 if (supr_status
== TX_STATUS_SUPR_BADCH
) {
913 unsigned xfts
= le16_to_cpu(txh
->XtraFrameTypes
);
914 brcms_dbg_tx(wlc
->hw
->d11core
,
915 "Pkt tx suppressed, dest chan %u, current %d\n",
916 (xfts
>> XFTS_CHANNEL_SHIFT
) & 0xff,
917 CHSPEC_CHANNEL(wlc
->default_bss
->chanspec
));
920 tx_rts
= le16_to_cpu(txh
->MacTxControlLow
) & TXC_SENDRTS
;
922 (txs
->status
& TX_STATUS_FRM_RTX_MASK
) >> TX_STATUS_FRM_RTX_SHIFT
;
924 (txs
->status
& TX_STATUS_RTS_RTX_MASK
) >> TX_STATUS_RTS_RTX_SHIFT
;
926 lastframe
= !ieee80211_has_morefrags(h
->frame_control
);
929 brcms_err(wlc
->hw
->d11core
, "Not last frame!\n");
932 * Set information to be consumed by Minstrel ht.
934 * The "fallback limit" is the number of tx attempts a given
935 * MPDU is sent at the "primary" rate. Tx attempts beyond that
936 * limit are sent at the "secondary" rate.
937 * A 'short frame' does not exceed RTS treshold.
939 u16 sfbl
, /* Short Frame Rate Fallback Limit */
940 lfbl
, /* Long Frame Rate Fallback Limit */
943 if (queue
< IEEE80211_NUM_ACS
) {
944 sfbl
= GFIELD(wlc
->wme_retries
[wme_fifo2ac
[queue
]],
946 lfbl
= GFIELD(wlc
->wme_retries
[wme_fifo2ac
[queue
]],
953 txrate
= tx_info
->status
.rates
;
954 if (txrate
[0].flags
& IEEE80211_TX_RC_USE_RTS_CTS
)
959 ieee80211_tx_info_clear_status(tx_info
);
961 if ((tx_frame_count
> fbl
) && (txrate
[1].idx
>= 0)) {
963 * rate selection requested a fallback rate
966 txrate
[0].count
= fbl
;
967 txrate
[1].count
= tx_frame_count
- fbl
;
970 * rate selection did not request fallback rate, or
973 txrate
[0].count
= tx_frame_count
;
975 * rc80211_minstrel.c:minstrel_tx_status() expects
976 * unused rates to be marked with idx = -1
982 /* clear the rest of the rates */
983 for (i
= 2; i
< IEEE80211_TX_MAX_RATES
; i
++) {
988 if (txs
->status
& TX_STATUS_ACK_RCV
)
989 tx_info
->flags
|= IEEE80211_TX_STAT_ACK
;
996 /* remove PLCP & Broadcom tx descriptor header */
997 skb_pull(p
, D11_PHY_HDR_LEN
);
998 skb_pull(p
, D11_TXH_LEN
);
999 ieee80211_tx_status_irqsafe(wlc
->pub
->ieee_hw
, p
);
1001 brcms_err(wlc
->hw
->d11core
,
1002 "%s: Not last frame => not calling tx_status\n",
1011 trace_brcms_txdesc(&wlc
->hw
->d11core
->dev
, txh
,
1013 brcmu_pkt_buf_free_skb(p
);
1016 if (dma
&& queue
< NFIFO
) {
1017 u16 ac_queue
= brcms_fifo_to_ac(queue
);
1018 if (dma
->txavail
> TX_HEADROOM
&& queue
< TX_BCMC_FIFO
&&
1019 ieee80211_queue_stopped(wlc
->pub
->ieee_hw
, ac_queue
))
1020 ieee80211_wake_queue(wlc
->pub
->ieee_hw
, ac_queue
);
1027 /* process tx completion events in BMAC
1028 * Return true if more tx status need to be processed. false otherwise.
1031 brcms_b_txstatus(struct brcms_hardware
*wlc_hw
, bool bound
, bool *fatal
)
1033 struct bcma_device
*core
;
1034 struct tx_status txstatus
, *txs
;
1038 * Param 'max_tx_num' indicates max. # tx status to process before
1041 uint max_tx_num
= bound
? TXSBND
: -1;
1044 core
= wlc_hw
->d11core
;
1047 while (n
< max_tx_num
) {
1048 s1
= bcma_read32(core
, D11REGOFFS(frmtxstatus
));
1049 if (s1
== 0xffffffff) {
1050 brcms_err(core
, "wl%d: %s: dead chip\n", wlc_hw
->unit
,
1055 /* only process when valid */
1059 s2
= bcma_read32(core
, D11REGOFFS(frmtxstatus2
));
1060 txs
->status
= s1
& TXS_STATUS_MASK
;
1061 txs
->frameid
= (s1
& TXS_FID_MASK
) >> TXS_FID_SHIFT
;
1062 txs
->sequence
= s2
& TXS_SEQ_MASK
;
1063 txs
->phyerr
= (s2
& TXS_PTX_MASK
) >> TXS_PTX_SHIFT
;
1064 txs
->lasttxtime
= 0;
1066 *fatal
= brcms_c_dotxstatus(wlc_hw
->wlc
, txs
);
1072 return n
>= max_tx_num
;
1075 static void brcms_c_tbtt(struct brcms_c_info
*wlc
)
1077 if (wlc
->bsscfg
->type
== BRCMS_TYPE_ADHOC
)
1079 * DirFrmQ is now valid...defer setting until end
1082 wlc
->qvalid
|= MCMD_DIRFRMQVAL
;
1085 /* set initial host flags value */
1087 brcms_c_mhfdef(struct brcms_c_info
*wlc
, u16
*mhfs
, u16 mhf2_init
)
1089 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
1091 memset(mhfs
, 0, MHFMAX
* sizeof(u16
));
1093 mhfs
[MHF2
] |= mhf2_init
;
1095 /* prohibit use of slowclock on multifunction boards */
1096 if (wlc_hw
->boardflags
& BFL_NOPLLDOWN
)
1097 mhfs
[MHF1
] |= MHF1_FORCEFASTCLK
;
1099 if (BRCMS_ISNPHY(wlc_hw
->band
) && NREV_LT(wlc_hw
->band
->phyrev
, 2)) {
1100 mhfs
[MHF2
] |= MHF2_NPHY40MHZ_WAR
;
1101 mhfs
[MHF1
] |= MHF1_IQSWAP_WAR
;
1106 dmareg(uint direction
, uint fifonum
)
1108 if (direction
== DMA_TX
)
1109 return offsetof(struct d11regs
, fifo64regs
[fifonum
].dmaxmt
);
1110 return offsetof(struct d11regs
, fifo64regs
[fifonum
].dmarcv
);
1113 static bool brcms_b_attach_dmapio(struct brcms_c_info
*wlc
, uint j
, bool wme
)
1118 * ucode host flag 2 needed for pio mode, independent of band and fifo
1121 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
1122 uint unit
= wlc_hw
->unit
;
1124 /* name and offsets for dma_attach */
1125 snprintf(name
, sizeof(name
), "wl%d", unit
);
1127 if (wlc_hw
->di
[0] == NULL
) { /* Init FIFOs */
1128 int dma_attach_err
= 0;
1132 * TX: TX_AC_BK_FIFO (TX AC Background data packets)
1133 * RX: RX_FIFO (RX data packets)
1135 wlc_hw
->di
[0] = dma_attach(name
, wlc
,
1136 (wme
? dmareg(DMA_TX
, 0) : 0),
1138 (wme
? NTXD
: 0), NRXD
,
1139 RXBUFSZ
, -1, NRXBUFPOST
,
1141 dma_attach_err
|= (NULL
== wlc_hw
->di
[0]);
1145 * TX: TX_AC_BE_FIFO (TX AC Best-Effort data packets)
1146 * (legacy) TX_DATA_FIFO (TX data packets)
1149 wlc_hw
->di
[1] = dma_attach(name
, wlc
,
1150 dmareg(DMA_TX
, 1), 0,
1151 NTXD
, 0, 0, -1, 0, 0);
1152 dma_attach_err
|= (NULL
== wlc_hw
->di
[1]);
1156 * TX: TX_AC_VI_FIFO (TX AC Video data packets)
1159 wlc_hw
->di
[2] = dma_attach(name
, wlc
,
1160 dmareg(DMA_TX
, 2), 0,
1161 NTXD
, 0, 0, -1, 0, 0);
1162 dma_attach_err
|= (NULL
== wlc_hw
->di
[2]);
1165 * TX: TX_AC_VO_FIFO (TX AC Voice data packets)
1166 * (legacy) TX_CTL_FIFO (TX control & mgmt packets)
1168 wlc_hw
->di
[3] = dma_attach(name
, wlc
,
1172 dma_attach_err
|= (NULL
== wlc_hw
->di
[3]);
1173 /* Cleaner to leave this as if with AP defined */
1175 if (dma_attach_err
) {
1176 brcms_err(wlc_hw
->d11core
,
1177 "wl%d: wlc_attach: dma_attach failed\n",
1182 /* get pointer to dma engine tx flow control variable */
1183 for (i
= 0; i
< NFIFO
; i
++)
1185 wlc_hw
->txavail
[i
] =
1186 (uint
*) dma_getvar(wlc_hw
->di
[i
],
1190 /* initial ucode host flags */
1191 brcms_c_mhfdef(wlc
, wlc_hw
->band
->mhfs
, pio_mhf2
);
1196 static void brcms_b_detach_dmapio(struct brcms_hardware
*wlc_hw
)
1200 for (j
= 0; j
< NFIFO
; j
++) {
1201 if (wlc_hw
->di
[j
]) {
1202 dma_detach(wlc_hw
->di
[j
]);
1203 wlc_hw
->di
[j
] = NULL
;
1209 * Initialize brcms_c_info default values ...
1210 * may get overrides later in this function
1211 * BMAC_NOTES, move low out and resolve the dangling ones
1213 static void brcms_b_info_init(struct brcms_hardware
*wlc_hw
)
1215 struct brcms_c_info
*wlc
= wlc_hw
->wlc
;
1217 /* set default sw macintmask value */
1218 wlc
->defmacintmask
= DEF_MACINTMASK
;
1220 /* various 802.11g modes */
1221 wlc_hw
->shortslot
= false;
1223 wlc_hw
->SFBL
= RETRY_SHORT_FB
;
1224 wlc_hw
->LFBL
= RETRY_LONG_FB
;
1226 /* default mac retry limits */
1227 wlc_hw
->SRL
= RETRY_SHORT_DEF
;
1228 wlc_hw
->LRL
= RETRY_LONG_DEF
;
1229 wlc_hw
->chanspec
= ch20mhz_chspec(1);
1232 static void brcms_b_wait_for_wake(struct brcms_hardware
*wlc_hw
)
1234 /* delay before first read of ucode state */
1237 /* wait until ucode is no longer asleep */
1238 SPINWAIT((brcms_b_read_shm(wlc_hw
, M_UCODE_DBGST
) ==
1239 DBGST_ASLEEP
), wlc_hw
->wlc
->fastpwrup_dly
);
1242 /* control chip clock to save power, enable dynamic clock or force fast clock */
1243 static void brcms_b_clkctl_clk(struct brcms_hardware
*wlc_hw
, enum bcma_clkmode mode
)
1245 if (ai_get_cccaps(wlc_hw
->sih
) & CC_CAP_PMU
) {
1246 /* new chips with PMU, CCS_FORCEHT will distribute the HT clock
1247 * on backplane, but mac core will still run on ALP(not HT) when
1248 * it enters powersave mode, which means the FCA bit may not be
1249 * set. Should wakeup mac if driver wants it to run on HT.
1253 if (mode
== BCMA_CLKMODE_FAST
) {
1254 bcma_set32(wlc_hw
->d11core
,
1255 D11REGOFFS(clk_ctl_st
),
1261 ((bcma_read32(wlc_hw
->d11core
,
1262 D11REGOFFS(clk_ctl_st
)) &
1264 PMU_MAX_TRANSITION_DLY
);
1265 WARN_ON(!(bcma_read32(wlc_hw
->d11core
,
1266 D11REGOFFS(clk_ctl_st
)) &
1269 if ((ai_get_pmurev(wlc_hw
->sih
) == 0) &&
1270 (bcma_read32(wlc_hw
->d11core
,
1271 D11REGOFFS(clk_ctl_st
)) &
1272 (CCS_FORCEHT
| CCS_HTAREQ
)))
1274 ((bcma_read32(wlc_hw
->d11core
,
1275 offsetof(struct d11regs
,
1278 PMU_MAX_TRANSITION_DLY
);
1279 bcma_mask32(wlc_hw
->d11core
,
1280 D11REGOFFS(clk_ctl_st
),
1284 wlc_hw
->forcefastclk
= (mode
== BCMA_CLKMODE_FAST
);
1287 /* old chips w/o PMU, force HT through cc,
1288 * then use FCA to verify mac is running fast clock
1291 wlc_hw
->forcefastclk
= ai_clkctl_cc(wlc_hw
->sih
, mode
);
1293 /* check fast clock is available (if core is not in reset) */
1294 if (wlc_hw
->forcefastclk
&& wlc_hw
->clk
)
1295 WARN_ON(!(bcma_aread32(wlc_hw
->d11core
, BCMA_IOST
) &
1299 * keep the ucode wake bit on if forcefastclk is on since we
1300 * do not want ucode to put us back to slow clock when it dozes
1301 * for PM mode. Code below matches the wake override bit with
1302 * current forcefastclk state. Only setting bit in wake_override
1303 * instead of waking ucode immediately since old code had this
1304 * behavior. Older code set wlc->forcefastclk but only had the
1305 * wake happen if the wakup_ucode work (protected by an up
1306 * check) was executed just below.
1308 if (wlc_hw
->forcefastclk
)
1309 mboolset(wlc_hw
->wake_override
,
1310 BRCMS_WAKE_OVERRIDE_FORCEFAST
);
1312 mboolclr(wlc_hw
->wake_override
,
1313 BRCMS_WAKE_OVERRIDE_FORCEFAST
);
1317 /* set or clear ucode host flag bits
1318 * it has an optimization for no-change write
1319 * it only writes through shared memory when the core has clock;
1320 * pre-CLK changes should use wlc_write_mhf to get around the optimization
1323 * bands values are: BRCM_BAND_AUTO <--- Current band only
1324 * BRCM_BAND_5G <--- 5G band only
1325 * BRCM_BAND_2G <--- 2G band only
1326 * BRCM_BAND_ALL <--- All bands
1329 brcms_b_mhf(struct brcms_hardware
*wlc_hw
, u8 idx
, u16 mask
, u16 val
,
1333 u16 addr
[MHFMAX
] = {
1334 M_HOST_FLAGS1
, M_HOST_FLAGS2
, M_HOST_FLAGS3
, M_HOST_FLAGS4
,
1337 struct brcms_hw_band
*band
;
1339 if ((val
& ~mask
) || idx
>= MHFMAX
)
1340 return; /* error condition */
1343 /* Current band only or all bands,
1344 * then set the band to current band
1346 case BRCM_BAND_AUTO
:
1348 band
= wlc_hw
->band
;
1351 band
= wlc_hw
->bandstate
[BAND_5G_INDEX
];
1354 band
= wlc_hw
->bandstate
[BAND_2G_INDEX
];
1357 band
= NULL
; /* error condition */
1361 save
= band
->mhfs
[idx
];
1362 band
->mhfs
[idx
] = (band
->mhfs
[idx
] & ~mask
) | val
;
1364 /* optimization: only write through if changed, and
1365 * changed band is the current band
1367 if (wlc_hw
->clk
&& (band
->mhfs
[idx
] != save
)
1368 && (band
== wlc_hw
->band
))
1369 brcms_b_write_shm(wlc_hw
, addr
[idx
],
1370 (u16
) band
->mhfs
[idx
]);
1373 if (bands
== BRCM_BAND_ALL
) {
1374 wlc_hw
->bandstate
[0]->mhfs
[idx
] =
1375 (wlc_hw
->bandstate
[0]->mhfs
[idx
] & ~mask
) | val
;
1376 wlc_hw
->bandstate
[1]->mhfs
[idx
] =
1377 (wlc_hw
->bandstate
[1]->mhfs
[idx
] & ~mask
) | val
;
1381 /* set the maccontrol register to desired reset state and
1382 * initialize the sw cache of the register
1384 static void brcms_c_mctrl_reset(struct brcms_hardware
*wlc_hw
)
1386 /* IHR accesses are always enabled, PSM disabled, HPS off and WAKE on */
1387 wlc_hw
->maccontrol
= 0;
1388 wlc_hw
->suspended_fifos
= 0;
1389 wlc_hw
->wake_override
= 0;
1390 wlc_hw
->mute_override
= 0;
1391 brcms_b_mctrl(wlc_hw
, ~0, MCTL_IHR_EN
| MCTL_WAKE
);
1395 * write the software state of maccontrol and
1396 * overrides to the maccontrol register
1398 static void brcms_c_mctrl_write(struct brcms_hardware
*wlc_hw
)
1400 u32 maccontrol
= wlc_hw
->maccontrol
;
1402 /* OR in the wake bit if overridden */
1403 if (wlc_hw
->wake_override
)
1404 maccontrol
|= MCTL_WAKE
;
1406 /* set AP and INFRA bits for mute if needed */
1407 if (wlc_hw
->mute_override
) {
1408 maccontrol
&= ~(MCTL_AP
);
1409 maccontrol
|= MCTL_INFRA
;
1412 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(maccontrol
),
1416 /* set or clear maccontrol bits */
1417 void brcms_b_mctrl(struct brcms_hardware
*wlc_hw
, u32 mask
, u32 val
)
1423 return; /* error condition */
1424 maccontrol
= wlc_hw
->maccontrol
;
1425 new_maccontrol
= (maccontrol
& ~mask
) | val
;
1427 /* if the new maccontrol value is the same as the old, nothing to do */
1428 if (new_maccontrol
== maccontrol
)
1431 /* something changed, cache the new value */
1432 wlc_hw
->maccontrol
= new_maccontrol
;
1434 /* write the new values with overrides applied */
1435 brcms_c_mctrl_write(wlc_hw
);
1438 void brcms_c_ucode_wake_override_set(struct brcms_hardware
*wlc_hw
,
1441 if (wlc_hw
->wake_override
|| (wlc_hw
->maccontrol
& MCTL_WAKE
)) {
1442 mboolset(wlc_hw
->wake_override
, override_bit
);
1446 mboolset(wlc_hw
->wake_override
, override_bit
);
1448 brcms_c_mctrl_write(wlc_hw
);
1449 brcms_b_wait_for_wake(wlc_hw
);
1452 void brcms_c_ucode_wake_override_clear(struct brcms_hardware
*wlc_hw
,
1455 mboolclr(wlc_hw
->wake_override
, override_bit
);
1457 if (wlc_hw
->wake_override
|| (wlc_hw
->maccontrol
& MCTL_WAKE
))
1460 brcms_c_mctrl_write(wlc_hw
);
1463 /* When driver needs ucode to stop beaconing, it has to make sure that
1464 * MCTL_AP is clear and MCTL_INFRA is set
1465 * Mode MCTL_AP MCTL_INFRA
1467 * STA 0 1 <--- This will ensure no beacons
1470 static void brcms_c_ucode_mute_override_set(struct brcms_hardware
*wlc_hw
)
1472 wlc_hw
->mute_override
= 1;
1474 /* if maccontrol already has AP == 0 and INFRA == 1 without this
1475 * override, then there is no change to write
1477 if ((wlc_hw
->maccontrol
& (MCTL_AP
| MCTL_INFRA
)) == MCTL_INFRA
)
1480 brcms_c_mctrl_write(wlc_hw
);
1483 /* Clear the override on AP and INFRA bits */
1484 static void brcms_c_ucode_mute_override_clear(struct brcms_hardware
*wlc_hw
)
1486 if (wlc_hw
->mute_override
== 0)
1489 wlc_hw
->mute_override
= 0;
1491 /* if maccontrol already has AP == 0 and INFRA == 1 without this
1492 * override, then there is no change to write
1494 if ((wlc_hw
->maccontrol
& (MCTL_AP
| MCTL_INFRA
)) == MCTL_INFRA
)
1497 brcms_c_mctrl_write(wlc_hw
);
1501 * Write a MAC address to the given match reg offset in the RXE match engine.
1504 brcms_b_set_addrmatch(struct brcms_hardware
*wlc_hw
, int match_reg_offset
,
1507 struct bcma_device
*core
= wlc_hw
->d11core
;
1512 brcms_dbg_rx(core
, "wl%d: brcms_b_set_addrmatch\n", wlc_hw
->unit
);
1514 mac_l
= addr
[0] | (addr
[1] << 8);
1515 mac_m
= addr
[2] | (addr
[3] << 8);
1516 mac_h
= addr
[4] | (addr
[5] << 8);
1518 /* enter the MAC addr into the RXE match registers */
1519 bcma_write16(core
, D11REGOFFS(rcm_ctl
),
1520 RCM_INC_DATA
| match_reg_offset
);
1521 bcma_write16(core
, D11REGOFFS(rcm_mat_data
), mac_l
);
1522 bcma_write16(core
, D11REGOFFS(rcm_mat_data
), mac_m
);
1523 bcma_write16(core
, D11REGOFFS(rcm_mat_data
), mac_h
);
1527 brcms_b_write_template_ram(struct brcms_hardware
*wlc_hw
, int offset
, int len
,
1530 struct bcma_device
*core
= wlc_hw
->d11core
;
1535 brcms_dbg_info(core
, "wl%d\n", wlc_hw
->unit
);
1537 bcma_write32(core
, D11REGOFFS(tplatewrptr
), offset
);
1539 /* if MCTL_BIGEND bit set in mac control register,
1540 * the chip swaps data in fifo, as well as data in
1543 be_bit
= (bcma_read32(core
, D11REGOFFS(maccontrol
)) & MCTL_BIGEND
) != 0;
1546 memcpy(&word
, buf
, sizeof(u32
));
1549 word_be
= cpu_to_be32(word
);
1550 word
= *(u32
*)&word_be
;
1552 word_le
= cpu_to_le32(word
);
1553 word
= *(u32
*)&word_le
;
1556 bcma_write32(core
, D11REGOFFS(tplatewrdata
), word
);
1558 buf
= (u8
*) buf
+ sizeof(u32
);
1563 static void brcms_b_set_cwmin(struct brcms_hardware
*wlc_hw
, u16 newmin
)
1565 wlc_hw
->band
->CWmin
= newmin
;
1567 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objaddr
),
1568 OBJADDR_SCR_SEL
| S_DOT11_CWMIN
);
1569 (void)bcma_read32(wlc_hw
->d11core
, D11REGOFFS(objaddr
));
1570 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objdata
), newmin
);
1573 static void brcms_b_set_cwmax(struct brcms_hardware
*wlc_hw
, u16 newmax
)
1575 wlc_hw
->band
->CWmax
= newmax
;
1577 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objaddr
),
1578 OBJADDR_SCR_SEL
| S_DOT11_CWMAX
);
1579 (void)bcma_read32(wlc_hw
->d11core
, D11REGOFFS(objaddr
));
1580 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objdata
), newmax
);
1583 void brcms_b_bw_set(struct brcms_hardware
*wlc_hw
, u16 bw
)
1587 /* request FAST clock if not on */
1588 fastclk
= wlc_hw
->forcefastclk
;
1590 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
1592 wlc_phy_bw_state_set(wlc_hw
->band
->pi
, bw
);
1594 brcms_b_phy_reset(wlc_hw
);
1595 wlc_phy_init(wlc_hw
->band
->pi
, wlc_phy_chanspec_get(wlc_hw
->band
->pi
));
1597 /* restore the clk */
1599 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_DYNAMIC
);
1602 static void brcms_b_upd_synthpu(struct brcms_hardware
*wlc_hw
)
1605 struct brcms_c_info
*wlc
= wlc_hw
->wlc
;
1606 /* update SYNTHPU_DLY */
1608 if (BRCMS_ISLCNPHY(wlc
->band
))
1609 v
= SYNTHPU_DLY_LPPHY_US
;
1610 else if (BRCMS_ISNPHY(wlc
->band
) && (NREV_GE(wlc
->band
->phyrev
, 3)))
1611 v
= SYNTHPU_DLY_NPHY_US
;
1613 v
= SYNTHPU_DLY_BPHY_US
;
1615 brcms_b_write_shm(wlc_hw
, M_SYNTHPU_DLY
, v
);
1618 static void brcms_c_ucode_txant_set(struct brcms_hardware
*wlc_hw
)
1621 u16 phytxant
= wlc_hw
->bmac_phytxant
;
1622 u16 mask
= PHY_TXC_ANT_MASK
;
1624 /* set the Probe Response frame phy control word */
1625 phyctl
= brcms_b_read_shm(wlc_hw
, M_CTXPRS_BLK
+ C_CTX_PCTLWD_POS
);
1626 phyctl
= (phyctl
& ~mask
) | phytxant
;
1627 brcms_b_write_shm(wlc_hw
, M_CTXPRS_BLK
+ C_CTX_PCTLWD_POS
, phyctl
);
1629 /* set the Response (ACK/CTS) frame phy control word */
1630 phyctl
= brcms_b_read_shm(wlc_hw
, M_RSP_PCTLWD
);
1631 phyctl
= (phyctl
& ~mask
) | phytxant
;
1632 brcms_b_write_shm(wlc_hw
, M_RSP_PCTLWD
, phyctl
);
1635 static u16
brcms_b_ofdm_ratetable_offset(struct brcms_hardware
*wlc_hw
,
1640 struct plcp_signal_rate_lookup
{
1644 /* OFDM RATE sub-field of PLCP SIGNAL field, per 802.11 sec 17.3.4.1 */
1645 const struct plcp_signal_rate_lookup rate_lookup
[] = {
1646 {BRCM_RATE_6M
, 0xB},
1647 {BRCM_RATE_9M
, 0xF},
1648 {BRCM_RATE_12M
, 0xA},
1649 {BRCM_RATE_18M
, 0xE},
1650 {BRCM_RATE_24M
, 0x9},
1651 {BRCM_RATE_36M
, 0xD},
1652 {BRCM_RATE_48M
, 0x8},
1653 {BRCM_RATE_54M
, 0xC}
1656 for (i
= 0; i
< ARRAY_SIZE(rate_lookup
); i
++) {
1657 if (rate
== rate_lookup
[i
].rate
) {
1658 plcp_rate
= rate_lookup
[i
].signal_rate
;
1663 /* Find the SHM pointer to the rate table entry by looking in the
1666 return 2 * brcms_b_read_shm(wlc_hw
, M_RT_DIRMAP_A
+ (plcp_rate
* 2));
1669 static void brcms_upd_ofdm_pctl1_table(struct brcms_hardware
*wlc_hw
)
1673 BRCM_RATE_6M
, BRCM_RATE_9M
, BRCM_RATE_12M
, BRCM_RATE_18M
,
1674 BRCM_RATE_24M
, BRCM_RATE_36M
, BRCM_RATE_48M
, BRCM_RATE_54M
1680 if (!BRCMS_PHY_11N_CAP(wlc_hw
->band
))
1683 /* walk the phy rate table and update the entries */
1684 for (i
= 0; i
< ARRAY_SIZE(rates
); i
++) {
1687 entry_ptr
= brcms_b_ofdm_ratetable_offset(wlc_hw
, rate
);
1689 /* read the SHM Rate Table entry OFDM PCTL1 values */
1691 brcms_b_read_shm(wlc_hw
, entry_ptr
+ M_RT_OFDM_PCTL1_POS
);
1693 /* modify the value */
1694 pctl1
&= ~PHY_TXC1_MODE_MASK
;
1695 pctl1
|= (wlc_hw
->hw_stf_ss_opmode
<< PHY_TXC1_MODE_SHIFT
);
1697 /* Update the SHM Rate Table entry OFDM PCTL1 values */
1698 brcms_b_write_shm(wlc_hw
, entry_ptr
+ M_RT_OFDM_PCTL1_POS
,
1703 /* band-specific init */
1704 static void brcms_b_bsinit(struct brcms_c_info
*wlc
, u16 chanspec
)
1706 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
1708 brcms_dbg_mac80211(wlc_hw
->d11core
, "wl%d: bandunit %d\n", wlc_hw
->unit
,
1709 wlc_hw
->band
->bandunit
);
1711 brcms_c_ucode_bsinit(wlc_hw
);
1713 wlc_phy_init(wlc_hw
->band
->pi
, chanspec
);
1715 brcms_c_ucode_txant_set(wlc_hw
);
1718 * cwmin is band-specific, update hardware
1719 * with value for current band
1721 brcms_b_set_cwmin(wlc_hw
, wlc_hw
->band
->CWmin
);
1722 brcms_b_set_cwmax(wlc_hw
, wlc_hw
->band
->CWmax
);
1724 brcms_b_update_slot_timing(wlc_hw
,
1725 wlc_hw
->band
->bandtype
== BRCM_BAND_5G
?
1726 true : wlc_hw
->shortslot
);
1728 /* write phytype and phyvers */
1729 brcms_b_write_shm(wlc_hw
, M_PHYTYPE
, (u16
) wlc_hw
->band
->phytype
);
1730 brcms_b_write_shm(wlc_hw
, M_PHYVER
, (u16
) wlc_hw
->band
->phyrev
);
1733 * initialize the txphyctl1 rate table since
1734 * shmem is shared between bands
1736 brcms_upd_ofdm_pctl1_table(wlc_hw
);
1738 brcms_b_upd_synthpu(wlc_hw
);
1741 /* Perform a soft reset of the PHY PLL */
1742 void brcms_b_core_phypll_reset(struct brcms_hardware
*wlc_hw
)
1744 ai_cc_reg(wlc_hw
->sih
, offsetof(struct chipcregs
, chipcontrol_addr
),
1747 ai_cc_reg(wlc_hw
->sih
, offsetof(struct chipcregs
, chipcontrol_data
),
1750 ai_cc_reg(wlc_hw
->sih
, offsetof(struct chipcregs
, chipcontrol_data
),
1753 ai_cc_reg(wlc_hw
->sih
, offsetof(struct chipcregs
, chipcontrol_data
),
1758 /* light way to turn on phy clock without reset for NPHY only
1759 * refer to brcms_b_core_phy_clk for full version
1761 void brcms_b_phyclk_fgc(struct brcms_hardware
*wlc_hw
, bool clk
)
1763 /* support(necessary for NPHY and HYPHY) only */
1764 if (!BRCMS_ISNPHY(wlc_hw
->band
))
1768 brcms_b_core_ioctl(wlc_hw
, SICF_FGC
, SICF_FGC
);
1770 brcms_b_core_ioctl(wlc_hw
, SICF_FGC
, 0);
1774 void brcms_b_macphyclk_set(struct brcms_hardware
*wlc_hw
, bool clk
)
1777 brcms_b_core_ioctl(wlc_hw
, SICF_MPCLKE
, SICF_MPCLKE
);
1779 brcms_b_core_ioctl(wlc_hw
, SICF_MPCLKE
, 0);
1782 void brcms_b_phy_reset(struct brcms_hardware
*wlc_hw
)
1784 struct brcms_phy_pub
*pih
= wlc_hw
->band
->pi
;
1786 bool phy_in_reset
= false;
1788 brcms_dbg_info(wlc_hw
->d11core
, "wl%d: reset phy\n", wlc_hw
->unit
);
1793 phy_bw_clkbits
= wlc_phy_clk_bwbits(wlc_hw
->band
->pi
);
1795 /* Specific reset sequence required for NPHY rev 3 and 4 */
1796 if (BRCMS_ISNPHY(wlc_hw
->band
) && NREV_GE(wlc_hw
->band
->phyrev
, 3) &&
1797 NREV_LE(wlc_hw
->band
->phyrev
, 4)) {
1798 /* Set the PHY bandwidth */
1799 brcms_b_core_ioctl(wlc_hw
, SICF_BWMASK
, phy_bw_clkbits
);
1803 /* Perform a soft reset of the PHY PLL */
1804 brcms_b_core_phypll_reset(wlc_hw
);
1807 brcms_b_core_ioctl(wlc_hw
, (SICF_PRST
| SICF_PCLKE
),
1808 (SICF_PRST
| SICF_PCLKE
));
1809 phy_in_reset
= true;
1811 brcms_b_core_ioctl(wlc_hw
,
1812 (SICF_PRST
| SICF_PCLKE
| SICF_BWMASK
),
1813 (SICF_PRST
| SICF_PCLKE
| phy_bw_clkbits
));
1817 brcms_b_core_phy_clk(wlc_hw
, ON
);
1820 wlc_phy_anacore(pih
, ON
);
1823 /* switch to and initialize new band */
1824 static void brcms_b_setband(struct brcms_hardware
*wlc_hw
, uint bandunit
,
1826 struct brcms_c_info
*wlc
= wlc_hw
->wlc
;
1829 /* Enable the d11 core before accessing it */
1830 if (!bcma_core_is_enabled(wlc_hw
->d11core
)) {
1831 bcma_core_enable(wlc_hw
->d11core
, 0);
1832 brcms_c_mctrl_reset(wlc_hw
);
1835 macintmask
= brcms_c_setband_inact(wlc
, bandunit
);
1840 brcms_b_core_phy_clk(wlc_hw
, ON
);
1842 /* band-specific initializations */
1843 brcms_b_bsinit(wlc
, chanspec
);
1846 * If there are any pending software interrupt bits,
1847 * then replace these with a harmless nonzero value
1848 * so brcms_c_dpc() will re-enable interrupts when done.
1850 if (wlc
->macintstatus
)
1851 wlc
->macintstatus
= MI_DMAINT
;
1853 /* restore macintmask */
1854 brcms_intrsrestore(wlc
->wl
, macintmask
);
1856 /* ucode should still be suspended.. */
1857 WARN_ON((bcma_read32(wlc_hw
->d11core
, D11REGOFFS(maccontrol
)) &
1861 static bool brcms_c_isgoodchip(struct brcms_hardware
*wlc_hw
)
1864 /* reject unsupported corerev */
1865 if (!CONF_HAS(D11CONF
, wlc_hw
->corerev
)) {
1866 wiphy_err(wlc_hw
->wlc
->wiphy
, "unsupported core rev %d\n",
1874 /* Validate some board info parameters */
1875 static bool brcms_c_validboardtype(struct brcms_hardware
*wlc_hw
)
1877 uint boardrev
= wlc_hw
->boardrev
;
1879 /* 4 bits each for board type, major, minor, and tiny version */
1880 uint brt
= (boardrev
& 0xf000) >> 12;
1881 uint b0
= (boardrev
& 0xf00) >> 8;
1882 uint b1
= (boardrev
& 0xf0) >> 4;
1883 uint b2
= boardrev
& 0xf;
1885 /* voards from other vendors are always considered valid */
1886 if (ai_get_boardvendor(wlc_hw
->sih
) != PCI_VENDOR_ID_BROADCOM
)
1889 /* do some boardrev sanity checks when boardvendor is Broadcom */
1893 if (boardrev
<= 0xff)
1896 if ((brt
> 2) || (brt
== 0) || (b0
> 9) || (b0
== 0) || (b1
> 9)
1903 static void brcms_c_get_macaddr(struct brcms_hardware
*wlc_hw
, u8 etheraddr
[ETH_ALEN
])
1905 struct ssb_sprom
*sprom
= &wlc_hw
->d11core
->bus
->sprom
;
1907 /* If macaddr exists, use it (Sromrev4, CIS, ...). */
1908 if (!is_zero_ether_addr(sprom
->il0mac
)) {
1909 memcpy(etheraddr
, sprom
->il0mac
, ETH_ALEN
);
1913 if (wlc_hw
->_nbands
> 1)
1914 memcpy(etheraddr
, sprom
->et1mac
, ETH_ALEN
);
1916 memcpy(etheraddr
, sprom
->il0mac
, ETH_ALEN
);
1919 /* power both the pll and external oscillator on/off */
1920 static void brcms_b_xtal(struct brcms_hardware
*wlc_hw
, bool want
)
1922 brcms_dbg_info(wlc_hw
->d11core
, "wl%d: want %d\n", wlc_hw
->unit
, want
);
1925 * dont power down if plldown is false or
1926 * we must poll hw radio disable
1928 if (!want
&& wlc_hw
->pllreq
)
1931 wlc_hw
->sbclk
= want
;
1932 if (!wlc_hw
->sbclk
) {
1933 wlc_hw
->clk
= false;
1934 if (wlc_hw
->band
&& wlc_hw
->band
->pi
)
1935 wlc_phy_hw_clk_state_upd(wlc_hw
->band
->pi
, false);
1940 * Return true if radio is disabled, otherwise false.
1941 * hw radio disable signal is an external pin, users activate it asynchronously
1942 * this function could be called when driver is down and w/o clock
1943 * it operates on different registers depending on corerev and boardflag.
1945 static bool brcms_b_radio_read_hwdisabled(struct brcms_hardware
*wlc_hw
)
1950 xtal
= wlc_hw
->sbclk
;
1952 brcms_b_xtal(wlc_hw
, ON
);
1954 /* may need to take core out of reset first */
1958 * mac no longer enables phyclk automatically when driver
1959 * accesses phyreg throughput mac. This can be skipped since
1960 * only mac reg is accessed below
1962 if (D11REV_GE(wlc_hw
->corerev
, 18))
1963 flags
|= SICF_PCLKE
;
1966 * TODO: test suspend/resume
1968 * AI chip doesn't restore bar0win2 on
1969 * hibernation/resume, need sw fixup
1972 bcma_core_enable(wlc_hw
->d11core
, flags
);
1973 brcms_c_mctrl_reset(wlc_hw
);
1976 v
= ((bcma_read32(wlc_hw
->d11core
,
1977 D11REGOFFS(phydebug
)) & PDBG_RFD
) != 0);
1979 /* put core back into reset */
1981 bcma_core_disable(wlc_hw
->d11core
, 0);
1984 brcms_b_xtal(wlc_hw
, OFF
);
1989 static bool wlc_dma_rxreset(struct brcms_hardware
*wlc_hw
, uint fifo
)
1991 struct dma_pub
*di
= wlc_hw
->di
[fifo
];
1992 return dma_rxreset(di
);
1996 * ensure fask clock during reset
1998 * reset d11(out of reset)
1999 * reset phy(out of reset)
2000 * clear software macintstatus for fresh new start
2001 * one testing hack wlc_hw->noreset will bypass the d11/phy reset
2003 void brcms_b_corereset(struct brcms_hardware
*wlc_hw
, u32 flags
)
2008 if (flags
== BRCMS_USE_COREFLAGS
)
2009 flags
= (wlc_hw
->band
->pi
? wlc_hw
->band
->core_flags
: 0);
2011 brcms_dbg_info(wlc_hw
->d11core
, "wl%d: core reset\n", wlc_hw
->unit
);
2013 /* request FAST clock if not on */
2014 fastclk
= wlc_hw
->forcefastclk
;
2016 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
2018 /* reset the dma engines except first time thru */
2019 if (bcma_core_is_enabled(wlc_hw
->d11core
)) {
2020 for (i
= 0; i
< NFIFO
; i
++)
2021 if ((wlc_hw
->di
[i
]) && (!dma_txreset(wlc_hw
->di
[i
])))
2022 brcms_err(wlc_hw
->d11core
, "wl%d: %s: "
2023 "dma_txreset[%d]: cannot stop dma\n",
2024 wlc_hw
->unit
, __func__
, i
);
2026 if ((wlc_hw
->di
[RX_FIFO
])
2027 && (!wlc_dma_rxreset(wlc_hw
, RX_FIFO
)))
2028 brcms_err(wlc_hw
->d11core
, "wl%d: %s: dma_rxreset"
2029 "[%d]: cannot stop dma\n",
2030 wlc_hw
->unit
, __func__
, RX_FIFO
);
2032 /* if noreset, just stop the psm and return */
2033 if (wlc_hw
->noreset
) {
2034 wlc_hw
->wlc
->macintstatus
= 0; /* skip wl_dpc after down */
2035 brcms_b_mctrl(wlc_hw
, MCTL_PSM_RUN
| MCTL_EN_MAC
, 0);
2040 * mac no longer enables phyclk automatically when driver accesses
2041 * phyreg throughput mac, AND phy_reset is skipped at early stage when
2042 * band->pi is invalid. need to enable PHY CLK
2044 if (D11REV_GE(wlc_hw
->corerev
, 18))
2045 flags
|= SICF_PCLKE
;
2049 * In chips with PMU, the fastclk request goes through d11 core
2050 * reg 0x1e0, which is cleared by the core_reset. have to re-request it.
2052 * This adds some delay and we can optimize it by also requesting
2053 * fastclk through chipcommon during this period if necessary. But
2054 * that has to work coordinate with other driver like mips/arm since
2055 * they may touch chipcommon as well.
2057 wlc_hw
->clk
= false;
2058 bcma_core_enable(wlc_hw
->d11core
, flags
);
2060 if (wlc_hw
->band
&& wlc_hw
->band
->pi
)
2061 wlc_phy_hw_clk_state_upd(wlc_hw
->band
->pi
, true);
2063 brcms_c_mctrl_reset(wlc_hw
);
2065 if (ai_get_cccaps(wlc_hw
->sih
) & CC_CAP_PMU
)
2066 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
2068 brcms_b_phy_reset(wlc_hw
);
2070 /* turn on PHY_PLL */
2071 brcms_b_core_phypll_ctl(wlc_hw
, true);
2073 /* clear sw intstatus */
2074 wlc_hw
->wlc
->macintstatus
= 0;
2076 /* restore the clk setting */
2078 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_DYNAMIC
);
2081 /* txfifo sizes needs to be modified(increased) since the newer cores
2084 static void brcms_b_corerev_fifofixup(struct brcms_hardware
*wlc_hw
)
2086 struct bcma_device
*core
= wlc_hw
->d11core
;
2088 u16 txfifo_startblk
= TXFIFO_START_BLK
, txfifo_endblk
;
2089 u16 txfifo_def
, txfifo_def1
;
2092 /* tx fifos start at TXFIFO_START_BLK from the Base address */
2093 txfifo_startblk
= TXFIFO_START_BLK
;
2095 /* sequence of operations: reset fifo, set fifo size, reset fifo */
2096 for (fifo_nu
= 0; fifo_nu
< NFIFO
; fifo_nu
++) {
2098 txfifo_endblk
= txfifo_startblk
+ wlc_hw
->xmtfifo_sz
[fifo_nu
];
2099 txfifo_def
= (txfifo_startblk
& 0xff) |
2100 (((txfifo_endblk
- 1) & 0xff) << TXFIFO_FIFOTOP_SHIFT
);
2101 txfifo_def1
= ((txfifo_startblk
>> 8) & 0x1) |
2103 1) >> 8) & 0x1) << TXFIFO_FIFOTOP_SHIFT
);
2105 TXFIFOCMD_RESET_MASK
| (fifo_nu
<< TXFIFOCMD_FIFOSEL_SHIFT
);
2107 bcma_write16(core
, D11REGOFFS(xmtfifocmd
), txfifo_cmd
);
2108 bcma_write16(core
, D11REGOFFS(xmtfifodef
), txfifo_def
);
2109 bcma_write16(core
, D11REGOFFS(xmtfifodef1
), txfifo_def1
);
2111 bcma_write16(core
, D11REGOFFS(xmtfifocmd
), txfifo_cmd
);
2113 txfifo_startblk
+= wlc_hw
->xmtfifo_sz
[fifo_nu
];
2116 * need to propagate to shm location to be in sync since ucode/hw won't
2119 brcms_b_write_shm(wlc_hw
, M_FIFOSIZE0
,
2120 wlc_hw
->xmtfifo_sz
[TX_AC_BE_FIFO
]);
2121 brcms_b_write_shm(wlc_hw
, M_FIFOSIZE1
,
2122 wlc_hw
->xmtfifo_sz
[TX_AC_VI_FIFO
]);
2123 brcms_b_write_shm(wlc_hw
, M_FIFOSIZE2
,
2124 ((wlc_hw
->xmtfifo_sz
[TX_AC_VO_FIFO
] << 8) | wlc_hw
->
2125 xmtfifo_sz
[TX_AC_BK_FIFO
]));
2126 brcms_b_write_shm(wlc_hw
, M_FIFOSIZE3
,
2127 ((wlc_hw
->xmtfifo_sz
[TX_ATIM_FIFO
] << 8) | wlc_hw
->
2128 xmtfifo_sz
[TX_BCMC_FIFO
]));
2131 /* This function is used for changing the tsf frac register
2132 * If spur avoidance mode is off, the mac freq will be 80/120/160Mhz
2133 * If spur avoidance mode is on1, the mac freq will be 82/123/164Mhz
2134 * If spur avoidance mode is on2, the mac freq will be 84/126/168Mhz
2135 * HTPHY Formula is 2^26/freq(MHz) e.g.
2136 * For spuron2 - 126MHz -> 2^26/126 = 532610.0
2137 * - 532610 = 0x82082 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x2082
2138 * For spuron: 123MHz -> 2^26/123 = 545600.5
2139 * - 545601 = 0x85341 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x5341
2140 * For spur off: 120MHz -> 2^26/120 = 559240.5
2141 * - 559241 = 0x88889 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x8889
2144 void brcms_b_switch_macfreq(struct brcms_hardware
*wlc_hw
, u8 spurmode
)
2146 struct bcma_device
*core
= wlc_hw
->d11core
;
2148 if ((ai_get_chip_id(wlc_hw
->sih
) == BCMA_CHIP_ID_BCM43224
) ||
2149 (ai_get_chip_id(wlc_hw
->sih
) == BCMA_CHIP_ID_BCM43225
)) {
2150 if (spurmode
== WL_SPURAVOID_ON2
) { /* 126Mhz */
2151 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_l
), 0x2082);
2152 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_h
), 0x8);
2153 } else if (spurmode
== WL_SPURAVOID_ON1
) { /* 123Mhz */
2154 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_l
), 0x5341);
2155 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_h
), 0x8);
2156 } else { /* 120Mhz */
2157 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_l
), 0x8889);
2158 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_h
), 0x8);
2160 } else if (BRCMS_ISLCNPHY(wlc_hw
->band
)) {
2161 if (spurmode
== WL_SPURAVOID_ON1
) { /* 82Mhz */
2162 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_l
), 0x7CE0);
2163 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_h
), 0xC);
2164 } else { /* 80Mhz */
2165 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_l
), 0xCCCD);
2166 bcma_write16(core
, D11REGOFFS(tsf_clk_frac_h
), 0xC);
2171 void brcms_c_start_station(struct brcms_c_info
*wlc
, u8
*addr
)
2173 memcpy(wlc
->pub
->cur_etheraddr
, addr
, sizeof(wlc
->pub
->cur_etheraddr
));
2174 wlc
->bsscfg
->type
= BRCMS_TYPE_STATION
;
2177 void brcms_c_start_ap(struct brcms_c_info
*wlc
, u8
*addr
, const u8
*bssid
,
2178 u8
*ssid
, size_t ssid_len
)
2180 brcms_c_set_ssid(wlc
, ssid
, ssid_len
);
2182 memcpy(wlc
->pub
->cur_etheraddr
, addr
, sizeof(wlc
->pub
->cur_etheraddr
));
2183 memcpy(wlc
->bsscfg
->BSSID
, bssid
, sizeof(wlc
->bsscfg
->BSSID
));
2184 wlc
->bsscfg
->type
= BRCMS_TYPE_AP
;
2186 brcms_b_mctrl(wlc
->hw
, MCTL_AP
| MCTL_INFRA
, MCTL_AP
| MCTL_INFRA
);
2189 void brcms_c_start_adhoc(struct brcms_c_info
*wlc
, u8
*addr
)
2191 memcpy(wlc
->pub
->cur_etheraddr
, addr
, sizeof(wlc
->pub
->cur_etheraddr
));
2192 wlc
->bsscfg
->type
= BRCMS_TYPE_ADHOC
;
2194 brcms_b_mctrl(wlc
->hw
, MCTL_AP
| MCTL_INFRA
, 0);
2197 /* Initialize GPIOs that are controlled by D11 core */
2198 static void brcms_c_gpio_init(struct brcms_c_info
*wlc
)
2200 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2203 /* use GPIO select 0 to get all gpio signals from the gpio out reg */
2204 brcms_b_mctrl(wlc_hw
, MCTL_GPOUT_SEL_MASK
, 0);
2207 * Common GPIO setup:
2208 * G0 = LED 0 = WLAN Activity
2209 * G1 = LED 1 = WLAN 2.4 GHz Radio State
2210 * G2 = LED 2 = WLAN 5 GHz Radio State
2211 * G4 = radio disable input (HI enabled, LO disabled)
2216 /* Allocate GPIOs for mimo antenna diversity feature */
2217 if (wlc_hw
->antsel_type
== ANTSEL_2x3
) {
2218 /* Enable antenna diversity, use 2x3 mode */
2219 brcms_b_mhf(wlc_hw
, MHF3
, MHF3_ANTSEL_EN
,
2220 MHF3_ANTSEL_EN
, BRCM_BAND_ALL
);
2221 brcms_b_mhf(wlc_hw
, MHF3
, MHF3_ANTSEL_MODE
,
2222 MHF3_ANTSEL_MODE
, BRCM_BAND_ALL
);
2224 /* init superswitch control */
2225 wlc_phy_antsel_init(wlc_hw
->band
->pi
, false);
2227 } else if (wlc_hw
->antsel_type
== ANTSEL_2x4
) {
2228 gm
|= gc
|= (BOARD_GPIO_12
| BOARD_GPIO_13
);
2230 * The board itself is powered by these GPIOs
2231 * (when not sending pattern) so set them high
2233 bcma_set16(wlc_hw
->d11core
, D11REGOFFS(psm_gpio_oe
),
2234 (BOARD_GPIO_12
| BOARD_GPIO_13
));
2235 bcma_set16(wlc_hw
->d11core
, D11REGOFFS(psm_gpio_out
),
2236 (BOARD_GPIO_12
| BOARD_GPIO_13
));
2238 /* Enable antenna diversity, use 2x4 mode */
2239 brcms_b_mhf(wlc_hw
, MHF3
, MHF3_ANTSEL_EN
,
2240 MHF3_ANTSEL_EN
, BRCM_BAND_ALL
);
2241 brcms_b_mhf(wlc_hw
, MHF3
, MHF3_ANTSEL_MODE
, 0,
2244 /* Configure the desired clock to be 4Mhz */
2245 brcms_b_write_shm(wlc_hw
, M_ANTSEL_CLKDIV
,
2246 ANTSEL_CLKDIV_4MHZ
);
2250 * gpio 9 controls the PA. ucode is responsible
2251 * for wiggling out and oe
2253 if (wlc_hw
->boardflags
& BFL_PACTRL
)
2254 gm
|= gc
|= BOARD_GPIO_PACTRL
;
2256 /* apply to gpiocontrol register */
2257 bcma_chipco_gpio_control(&wlc_hw
->d11core
->bus
->drv_cc
, gm
, gc
);
2260 static void brcms_ucode_write(struct brcms_hardware
*wlc_hw
,
2261 const __le32 ucode
[], const size_t nbytes
)
2263 struct bcma_device
*core
= wlc_hw
->d11core
;
2267 brcms_dbg_info(wlc_hw
->d11core
, "wl%d\n", wlc_hw
->unit
);
2269 count
= (nbytes
/ sizeof(u32
));
2271 bcma_write32(core
, D11REGOFFS(objaddr
),
2272 OBJADDR_AUTO_INC
| OBJADDR_UCM_SEL
);
2273 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2274 for (i
= 0; i
< count
; i
++)
2275 bcma_write32(core
, D11REGOFFS(objdata
), le32_to_cpu(ucode
[i
]));
2279 static void brcms_ucode_download(struct brcms_hardware
*wlc_hw
)
2281 struct brcms_c_info
*wlc
;
2282 struct brcms_ucode
*ucode
= &wlc_hw
->wlc
->wl
->ucode
;
2286 if (wlc_hw
->ucode_loaded
)
2289 if (D11REV_IS(wlc_hw
->corerev
, 17) || D11REV_IS(wlc_hw
->corerev
, 23)) {
2290 if (BRCMS_ISNPHY(wlc_hw
->band
)) {
2291 brcms_ucode_write(wlc_hw
, ucode
->bcm43xx_16_mimo
,
2292 ucode
->bcm43xx_16_mimosz
);
2293 wlc_hw
->ucode_loaded
= true;
2295 brcms_err(wlc_hw
->d11core
,
2296 "%s: wl%d: unsupported phy in corerev %d\n",
2297 __func__
, wlc_hw
->unit
, wlc_hw
->corerev
);
2298 } else if (D11REV_IS(wlc_hw
->corerev
, 24)) {
2299 if (BRCMS_ISLCNPHY(wlc_hw
->band
)) {
2300 brcms_ucode_write(wlc_hw
, ucode
->bcm43xx_24_lcn
,
2301 ucode
->bcm43xx_24_lcnsz
);
2302 wlc_hw
->ucode_loaded
= true;
2304 brcms_err(wlc_hw
->d11core
,
2305 "%s: wl%d: unsupported phy in corerev %d\n",
2306 __func__
, wlc_hw
->unit
, wlc_hw
->corerev
);
2311 void brcms_b_txant_set(struct brcms_hardware
*wlc_hw
, u16 phytxant
)
2313 /* update sw state */
2314 wlc_hw
->bmac_phytxant
= phytxant
;
2316 /* push to ucode if up */
2319 brcms_c_ucode_txant_set(wlc_hw
);
2323 u16
brcms_b_get_txant(struct brcms_hardware
*wlc_hw
)
2325 return (u16
) wlc_hw
->wlc
->stf
->txant
;
2328 void brcms_b_antsel_type_set(struct brcms_hardware
*wlc_hw
, u8 antsel_type
)
2330 wlc_hw
->antsel_type
= antsel_type
;
2332 /* Update the antsel type for phy module to use */
2333 wlc_phy_antsel_type_set(wlc_hw
->band
->pi
, antsel_type
);
2336 static void brcms_b_fifoerrors(struct brcms_hardware
*wlc_hw
)
2340 uint intstatus
, idx
;
2341 struct bcma_device
*core
= wlc_hw
->d11core
;
2343 unit
= wlc_hw
->unit
;
2345 for (idx
= 0; idx
< NFIFO
; idx
++) {
2346 /* read intstatus register and ignore any non-error bits */
2349 D11REGOFFS(intctrlregs
[idx
].intstatus
)) &
2354 brcms_dbg_int(core
, "wl%d: intstatus%d 0x%x\n",
2355 unit
, idx
, intstatus
);
2357 if (intstatus
& I_RO
) {
2358 brcms_err(core
, "wl%d: fifo %d: receive fifo "
2359 "overflow\n", unit
, idx
);
2363 if (intstatus
& I_PC
) {
2364 brcms_err(core
, "wl%d: fifo %d: descriptor error\n",
2369 if (intstatus
& I_PD
) {
2370 brcms_err(core
, "wl%d: fifo %d: data error\n", unit
,
2375 if (intstatus
& I_DE
) {
2376 brcms_err(core
, "wl%d: fifo %d: descriptor protocol "
2377 "error\n", unit
, idx
);
2381 if (intstatus
& I_RU
)
2382 brcms_err(core
, "wl%d: fifo %d: receive descriptor "
2383 "underflow\n", idx
, unit
);
2385 if (intstatus
& I_XU
) {
2386 brcms_err(core
, "wl%d: fifo %d: transmit fifo "
2387 "underflow\n", idx
, unit
);
2392 brcms_fatal_error(wlc_hw
->wlc
->wl
); /* big hammer */
2396 D11REGOFFS(intctrlregs
[idx
].intstatus
),
2401 void brcms_c_intrson(struct brcms_c_info
*wlc
)
2403 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2404 wlc
->macintmask
= wlc
->defmacintmask
;
2405 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(macintmask
), wlc
->macintmask
);
2408 u32
brcms_c_intrsoff(struct brcms_c_info
*wlc
)
2410 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2416 macintmask
= wlc
->macintmask
; /* isr can still happen */
2418 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(macintmask
), 0);
2419 (void)bcma_read32(wlc_hw
->d11core
, D11REGOFFS(macintmask
));
2420 udelay(1); /* ensure int line is no longer driven */
2421 wlc
->macintmask
= 0;
2423 /* return previous macintmask; resolve race between us and our isr */
2424 return wlc
->macintstatus
? 0 : macintmask
;
2427 void brcms_c_intrsrestore(struct brcms_c_info
*wlc
, u32 macintmask
)
2429 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2433 wlc
->macintmask
= macintmask
;
2434 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(macintmask
), wlc
->macintmask
);
2437 /* assumes that the d11 MAC is enabled */
2438 static void brcms_b_tx_fifo_suspend(struct brcms_hardware
*wlc_hw
,
2441 u8 fifo
= 1 << tx_fifo
;
2443 /* Two clients of this code, 11h Quiet period and scanning. */
2445 /* only suspend if not already suspended */
2446 if ((wlc_hw
->suspended_fifos
& fifo
) == fifo
)
2449 /* force the core awake only if not already */
2450 if (wlc_hw
->suspended_fifos
== 0)
2451 brcms_c_ucode_wake_override_set(wlc_hw
,
2452 BRCMS_WAKE_OVERRIDE_TXFIFO
);
2454 wlc_hw
->suspended_fifos
|= fifo
;
2456 if (wlc_hw
->di
[tx_fifo
]) {
2458 * Suspending AMPDU transmissions in the middle can cause
2459 * underflow which may result in mismatch between ucode and
2460 * driver so suspend the mac before suspending the FIFO
2462 if (BRCMS_PHY_11N_CAP(wlc_hw
->band
))
2463 brcms_c_suspend_mac_and_wait(wlc_hw
->wlc
);
2465 dma_txsuspend(wlc_hw
->di
[tx_fifo
]);
2467 if (BRCMS_PHY_11N_CAP(wlc_hw
->band
))
2468 brcms_c_enable_mac(wlc_hw
->wlc
);
2472 static void brcms_b_tx_fifo_resume(struct brcms_hardware
*wlc_hw
,
2475 /* BMAC_NOTE: BRCMS_TX_FIFO_ENAB is done in brcms_c_dpc() for DMA case
2476 * but need to be done here for PIO otherwise the watchdog will catch
2477 * the inconsistency and fire
2479 /* Two clients of this code, 11h Quiet period and scanning. */
2480 if (wlc_hw
->di
[tx_fifo
])
2481 dma_txresume(wlc_hw
->di
[tx_fifo
]);
2483 /* allow core to sleep again */
2484 if (wlc_hw
->suspended_fifos
== 0)
2487 wlc_hw
->suspended_fifos
&= ~(1 << tx_fifo
);
2488 if (wlc_hw
->suspended_fifos
== 0)
2489 brcms_c_ucode_wake_override_clear(wlc_hw
,
2490 BRCMS_WAKE_OVERRIDE_TXFIFO
);
2494 /* precondition: requires the mac core to be enabled */
2495 static void brcms_b_mute(struct brcms_hardware
*wlc_hw
, bool mute_tx
)
2497 static const u8 null_ether_addr
[ETH_ALEN
] = {0, 0, 0, 0, 0, 0};
2498 u8
*ethaddr
= wlc_hw
->wlc
->pub
->cur_etheraddr
;
2501 /* suspend tx fifos */
2502 brcms_b_tx_fifo_suspend(wlc_hw
, TX_DATA_FIFO
);
2503 brcms_b_tx_fifo_suspend(wlc_hw
, TX_CTL_FIFO
);
2504 brcms_b_tx_fifo_suspend(wlc_hw
, TX_AC_BK_FIFO
);
2505 brcms_b_tx_fifo_suspend(wlc_hw
, TX_AC_VI_FIFO
);
2507 /* zero the address match register so we do not send ACKs */
2508 brcms_b_set_addrmatch(wlc_hw
, RCM_MAC_OFFSET
, null_ether_addr
);
2510 /* resume tx fifos */
2511 brcms_b_tx_fifo_resume(wlc_hw
, TX_DATA_FIFO
);
2512 brcms_b_tx_fifo_resume(wlc_hw
, TX_CTL_FIFO
);
2513 brcms_b_tx_fifo_resume(wlc_hw
, TX_AC_BK_FIFO
);
2514 brcms_b_tx_fifo_resume(wlc_hw
, TX_AC_VI_FIFO
);
2516 /* Restore address */
2517 brcms_b_set_addrmatch(wlc_hw
, RCM_MAC_OFFSET
, ethaddr
);
2520 wlc_phy_mute_upd(wlc_hw
->band
->pi
, mute_tx
, 0);
2523 brcms_c_ucode_mute_override_set(wlc_hw
);
2525 brcms_c_ucode_mute_override_clear(wlc_hw
);
2529 brcms_c_mute(struct brcms_c_info
*wlc
, bool mute_tx
)
2531 brcms_b_mute(wlc
->hw
, mute_tx
);
2535 * Read and clear macintmask and macintstatus and intstatus registers.
2536 * This routine should be called with interrupts off
2538 * -1 if brcms_deviceremoved(wlc) evaluates to true;
2539 * 0 if the interrupt is not for us, or we are in some special cases;
2540 * device interrupt status bits otherwise.
2542 static inline u32
wlc_intstatus(struct brcms_c_info
*wlc
, bool in_isr
)
2544 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2545 struct bcma_device
*core
= wlc_hw
->d11core
;
2546 u32 macintstatus
, mask
;
2548 /* macintstatus includes a DMA interrupt summary bit */
2549 macintstatus
= bcma_read32(core
, D11REGOFFS(macintstatus
));
2550 mask
= in_isr
? wlc
->macintmask
: wlc
->defmacintmask
;
2552 trace_brcms_macintstatus(&core
->dev
, in_isr
, macintstatus
, mask
);
2554 /* detect cardbus removed, in power down(suspend) and in reset */
2555 if (brcms_deviceremoved(wlc
))
2558 /* brcms_deviceremoved() succeeds even when the core is still resetting,
2559 * handle that case here.
2561 if (macintstatus
== 0xffffffff)
2564 /* defer unsolicited interrupts */
2565 macintstatus
&= mask
;
2568 if (macintstatus
== 0)
2571 /* turn off the interrupts */
2572 bcma_write32(core
, D11REGOFFS(macintmask
), 0);
2573 (void)bcma_read32(core
, D11REGOFFS(macintmask
));
2574 wlc
->macintmask
= 0;
2576 /* clear device interrupts */
2577 bcma_write32(core
, D11REGOFFS(macintstatus
), macintstatus
);
2579 /* MI_DMAINT is indication of non-zero intstatus */
2580 if (macintstatus
& MI_DMAINT
)
2582 * only fifo interrupt enabled is I_RI in
2583 * RX_FIFO. If MI_DMAINT is set, assume it
2584 * is set and clear the interrupt.
2586 bcma_write32(core
, D11REGOFFS(intctrlregs
[RX_FIFO
].intstatus
),
2589 return macintstatus
;
2592 /* Update wlc->macintstatus and wlc->intstatus[]. */
2593 /* Return true if they are updated successfully. false otherwise */
2594 bool brcms_c_intrsupd(struct brcms_c_info
*wlc
)
2598 /* read and clear macintstatus and intstatus registers */
2599 macintstatus
= wlc_intstatus(wlc
, false);
2601 /* device is removed */
2602 if (macintstatus
== 0xffffffff)
2605 /* update interrupt status in software */
2606 wlc
->macintstatus
|= macintstatus
;
2612 * First-level interrupt processing.
2613 * Return true if this was our interrupt
2614 * and if further brcms_c_dpc() processing is required,
2617 bool brcms_c_isr(struct brcms_c_info
*wlc
)
2619 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2622 if (!wlc_hw
->up
|| !wlc
->macintmask
)
2625 /* read and clear macintstatus and intstatus registers */
2626 macintstatus
= wlc_intstatus(wlc
, true);
2628 if (macintstatus
== 0xffffffff) {
2629 brcms_err(wlc_hw
->d11core
,
2630 "DEVICEREMOVED detected in the ISR code path\n");
2634 /* it is not for us */
2635 if (macintstatus
== 0)
2638 /* save interrupt status bits */
2639 wlc
->macintstatus
= macintstatus
;
2645 void brcms_c_suspend_mac_and_wait(struct brcms_c_info
*wlc
)
2647 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2648 struct bcma_device
*core
= wlc_hw
->d11core
;
2651 brcms_dbg_mac80211(core
, "wl%d: bandunit %d\n", wlc_hw
->unit
,
2652 wlc_hw
->band
->bandunit
);
2655 * Track overlapping suspend requests
2657 wlc_hw
->mac_suspend_depth
++;
2658 if (wlc_hw
->mac_suspend_depth
> 1)
2661 /* force the core awake */
2662 brcms_c_ucode_wake_override_set(wlc_hw
, BRCMS_WAKE_OVERRIDE_MACSUSPEND
);
2664 mc
= bcma_read32(core
, D11REGOFFS(maccontrol
));
2666 if (mc
== 0xffffffff) {
2667 brcms_err(core
, "wl%d: %s: dead chip\n", wlc_hw
->unit
,
2669 brcms_down(wlc
->wl
);
2672 WARN_ON(mc
& MCTL_PSM_JMP_0
);
2673 WARN_ON(!(mc
& MCTL_PSM_RUN
));
2674 WARN_ON(!(mc
& MCTL_EN_MAC
));
2676 mi
= bcma_read32(core
, D11REGOFFS(macintstatus
));
2677 if (mi
== 0xffffffff) {
2678 brcms_err(core
, "wl%d: %s: dead chip\n", wlc_hw
->unit
,
2680 brcms_down(wlc
->wl
);
2683 WARN_ON(mi
& MI_MACSSPNDD
);
2685 brcms_b_mctrl(wlc_hw
, MCTL_EN_MAC
, 0);
2687 SPINWAIT(!(bcma_read32(core
, D11REGOFFS(macintstatus
)) & MI_MACSSPNDD
),
2688 BRCMS_MAX_MAC_SUSPEND
);
2690 if (!(bcma_read32(core
, D11REGOFFS(macintstatus
)) & MI_MACSSPNDD
)) {
2691 brcms_err(core
, "wl%d: wlc_suspend_mac_and_wait: waited %d uS"
2692 " and MI_MACSSPNDD is still not on.\n",
2693 wlc_hw
->unit
, BRCMS_MAX_MAC_SUSPEND
);
2694 brcms_err(core
, "wl%d: psmdebug 0x%08x, phydebug 0x%08x, "
2695 "psm_brc 0x%04x\n", wlc_hw
->unit
,
2696 bcma_read32(core
, D11REGOFFS(psmdebug
)),
2697 bcma_read32(core
, D11REGOFFS(phydebug
)),
2698 bcma_read16(core
, D11REGOFFS(psm_brc
)));
2701 mc
= bcma_read32(core
, D11REGOFFS(maccontrol
));
2702 if (mc
== 0xffffffff) {
2703 brcms_err(core
, "wl%d: %s: dead chip\n", wlc_hw
->unit
,
2705 brcms_down(wlc
->wl
);
2708 WARN_ON(mc
& MCTL_PSM_JMP_0
);
2709 WARN_ON(!(mc
& MCTL_PSM_RUN
));
2710 WARN_ON(mc
& MCTL_EN_MAC
);
2713 void brcms_c_enable_mac(struct brcms_c_info
*wlc
)
2715 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2716 struct bcma_device
*core
= wlc_hw
->d11core
;
2719 brcms_dbg_mac80211(core
, "wl%d: bandunit %d\n", wlc_hw
->unit
,
2720 wlc
->band
->bandunit
);
2723 * Track overlapping suspend requests
2725 wlc_hw
->mac_suspend_depth
--;
2726 if (wlc_hw
->mac_suspend_depth
> 0)
2729 mc
= bcma_read32(core
, D11REGOFFS(maccontrol
));
2730 WARN_ON(mc
& MCTL_PSM_JMP_0
);
2731 WARN_ON(mc
& MCTL_EN_MAC
);
2732 WARN_ON(!(mc
& MCTL_PSM_RUN
));
2734 brcms_b_mctrl(wlc_hw
, MCTL_EN_MAC
, MCTL_EN_MAC
);
2735 bcma_write32(core
, D11REGOFFS(macintstatus
), MI_MACSSPNDD
);
2737 mc
= bcma_read32(core
, D11REGOFFS(maccontrol
));
2738 WARN_ON(mc
& MCTL_PSM_JMP_0
);
2739 WARN_ON(!(mc
& MCTL_EN_MAC
));
2740 WARN_ON(!(mc
& MCTL_PSM_RUN
));
2742 mi
= bcma_read32(core
, D11REGOFFS(macintstatus
));
2743 WARN_ON(mi
& MI_MACSSPNDD
);
2745 brcms_c_ucode_wake_override_clear(wlc_hw
,
2746 BRCMS_WAKE_OVERRIDE_MACSUSPEND
);
2749 void brcms_b_band_stf_ss_set(struct brcms_hardware
*wlc_hw
, u8 stf_mode
)
2751 wlc_hw
->hw_stf_ss_opmode
= stf_mode
;
2754 brcms_upd_ofdm_pctl1_table(wlc_hw
);
2757 static bool brcms_b_validate_chip_access(struct brcms_hardware
*wlc_hw
)
2759 struct bcma_device
*core
= wlc_hw
->d11core
;
2761 struct wiphy
*wiphy
= wlc_hw
->wlc
->wiphy
;
2763 /* Validate dchip register access */
2765 bcma_write32(core
, D11REGOFFS(objaddr
), OBJADDR_SHM_SEL
| 0);
2766 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2767 w
= bcma_read32(core
, D11REGOFFS(objdata
));
2769 /* Can we write and read back a 32bit register? */
2770 bcma_write32(core
, D11REGOFFS(objaddr
), OBJADDR_SHM_SEL
| 0);
2771 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2772 bcma_write32(core
, D11REGOFFS(objdata
), (u32
) 0xaa5555aa);
2774 bcma_write32(core
, D11REGOFFS(objaddr
), OBJADDR_SHM_SEL
| 0);
2775 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2776 val
= bcma_read32(core
, D11REGOFFS(objdata
));
2777 if (val
!= (u32
) 0xaa5555aa) {
2778 wiphy_err(wiphy
, "wl%d: validate_chip_access: SHM = 0x%x, "
2779 "expected 0xaa5555aa\n", wlc_hw
->unit
, val
);
2783 bcma_write32(core
, D11REGOFFS(objaddr
), OBJADDR_SHM_SEL
| 0);
2784 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2785 bcma_write32(core
, D11REGOFFS(objdata
), (u32
) 0x55aaaa55);
2787 bcma_write32(core
, D11REGOFFS(objaddr
), OBJADDR_SHM_SEL
| 0);
2788 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2789 val
= bcma_read32(core
, D11REGOFFS(objdata
));
2790 if (val
!= (u32
) 0x55aaaa55) {
2791 wiphy_err(wiphy
, "wl%d: validate_chip_access: SHM = 0x%x, "
2792 "expected 0x55aaaa55\n", wlc_hw
->unit
, val
);
2796 bcma_write32(core
, D11REGOFFS(objaddr
), OBJADDR_SHM_SEL
| 0);
2797 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2798 bcma_write32(core
, D11REGOFFS(objdata
), w
);
2800 /* clear CFPStart */
2801 bcma_write32(core
, D11REGOFFS(tsf_cfpstart
), 0);
2803 w
= bcma_read32(core
, D11REGOFFS(maccontrol
));
2804 if ((w
!= (MCTL_IHR_EN
| MCTL_WAKE
)) &&
2805 (w
!= (MCTL_IHR_EN
| MCTL_GMODE
| MCTL_WAKE
))) {
2806 wiphy_err(wiphy
, "wl%d: validate_chip_access: maccontrol = "
2807 "0x%x, expected 0x%x or 0x%x\n", wlc_hw
->unit
, w
,
2808 (MCTL_IHR_EN
| MCTL_WAKE
),
2809 (MCTL_IHR_EN
| MCTL_GMODE
| MCTL_WAKE
));
2816 #define PHYPLL_WAIT_US 100000
2818 void brcms_b_core_phypll_ctl(struct brcms_hardware
*wlc_hw
, bool on
)
2820 struct bcma_device
*core
= wlc_hw
->d11core
;
2823 brcms_dbg_info(core
, "wl%d\n", wlc_hw
->unit
);
2828 if ((ai_get_chip_id(wlc_hw
->sih
) == BCMA_CHIP_ID_BCM4313
)) {
2829 bcma_set32(core
, D11REGOFFS(clk_ctl_st
),
2831 CCS_ERSRC_REQ_D11PLL
|
2832 CCS_ERSRC_REQ_PHYPLL
);
2833 SPINWAIT((bcma_read32(core
, D11REGOFFS(clk_ctl_st
)) &
2834 CCS_ERSRC_AVAIL_HT
) != CCS_ERSRC_AVAIL_HT
,
2837 tmp
= bcma_read32(core
, D11REGOFFS(clk_ctl_st
));
2838 if ((tmp
& CCS_ERSRC_AVAIL_HT
) != CCS_ERSRC_AVAIL_HT
)
2839 brcms_err(core
, "%s: turn on PHY PLL failed\n",
2842 bcma_set32(core
, D11REGOFFS(clk_ctl_st
),
2843 tmp
| CCS_ERSRC_REQ_D11PLL
|
2844 CCS_ERSRC_REQ_PHYPLL
);
2845 SPINWAIT((bcma_read32(core
, D11REGOFFS(clk_ctl_st
)) &
2846 (CCS_ERSRC_AVAIL_D11PLL
|
2847 CCS_ERSRC_AVAIL_PHYPLL
)) !=
2848 (CCS_ERSRC_AVAIL_D11PLL
|
2849 CCS_ERSRC_AVAIL_PHYPLL
), PHYPLL_WAIT_US
);
2851 tmp
= bcma_read32(core
, D11REGOFFS(clk_ctl_st
));
2853 (CCS_ERSRC_AVAIL_D11PLL
| CCS_ERSRC_AVAIL_PHYPLL
))
2855 (CCS_ERSRC_AVAIL_D11PLL
| CCS_ERSRC_AVAIL_PHYPLL
))
2856 brcms_err(core
, "%s: turn on PHY PLL failed\n",
2861 * Since the PLL may be shared, other cores can still
2862 * be requesting it; so we'll deassert the request but
2863 * not wait for status to comply.
2865 bcma_mask32(core
, D11REGOFFS(clk_ctl_st
),
2866 ~CCS_ERSRC_REQ_PHYPLL
);
2867 (void)bcma_read32(core
, D11REGOFFS(clk_ctl_st
));
2871 static void brcms_c_coredisable(struct brcms_hardware
*wlc_hw
)
2875 brcms_dbg_info(wlc_hw
->d11core
, "wl%d: disable core\n", wlc_hw
->unit
);
2877 dev_gone
= brcms_deviceremoved(wlc_hw
->wlc
);
2882 if (wlc_hw
->noreset
)
2886 wlc_phy_switch_radio(wlc_hw
->band
->pi
, OFF
);
2888 /* turn off analog core */
2889 wlc_phy_anacore(wlc_hw
->band
->pi
, OFF
);
2891 /* turn off PHYPLL to save power */
2892 brcms_b_core_phypll_ctl(wlc_hw
, false);
2894 wlc_hw
->clk
= false;
2895 bcma_core_disable(wlc_hw
->d11core
, 0);
2896 wlc_phy_hw_clk_state_upd(wlc_hw
->band
->pi
, false);
2899 static void brcms_c_flushqueues(struct brcms_c_info
*wlc
)
2901 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
2904 /* free any posted tx packets */
2905 for (i
= 0; i
< NFIFO
; i
++) {
2906 if (wlc_hw
->di
[i
]) {
2907 dma_txreclaim(wlc_hw
->di
[i
], DMA_RANGE_ALL
);
2908 if (i
< TX_BCMC_FIFO
)
2909 ieee80211_wake_queue(wlc
->pub
->ieee_hw
,
2910 brcms_fifo_to_ac(i
));
2914 /* free any posted rx packets */
2915 dma_rxreclaim(wlc_hw
->di
[RX_FIFO
]);
2919 brcms_b_read_objmem(struct brcms_hardware
*wlc_hw
, uint offset
, u32 sel
)
2921 struct bcma_device
*core
= wlc_hw
->d11core
;
2922 u16 objoff
= D11REGOFFS(objdata
);
2924 bcma_write32(core
, D11REGOFFS(objaddr
), sel
| (offset
>> 2));
2925 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2929 return bcma_read16(core
, objoff
);
2933 brcms_b_write_objmem(struct brcms_hardware
*wlc_hw
, uint offset
, u16 v
,
2936 struct bcma_device
*core
= wlc_hw
->d11core
;
2937 u16 objoff
= D11REGOFFS(objdata
);
2939 bcma_write32(core
, D11REGOFFS(objaddr
), sel
| (offset
>> 2));
2940 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
2944 bcma_wflush16(core
, objoff
, v
);
2948 * Read a single u16 from shared memory.
2949 * SHM 'offset' needs to be an even address
2951 u16
brcms_b_read_shm(struct brcms_hardware
*wlc_hw
, uint offset
)
2953 return brcms_b_read_objmem(wlc_hw
, offset
, OBJADDR_SHM_SEL
);
2957 * Write a single u16 to shared memory.
2958 * SHM 'offset' needs to be an even address
2960 void brcms_b_write_shm(struct brcms_hardware
*wlc_hw
, uint offset
, u16 v
)
2962 brcms_b_write_objmem(wlc_hw
, offset
, v
, OBJADDR_SHM_SEL
);
2966 * Copy a buffer to shared memory of specified type .
2967 * SHM 'offset' needs to be an even address and
2968 * Buffer length 'len' must be an even number of bytes
2969 * 'sel' selects the type of memory
2972 brcms_b_copyto_objmem(struct brcms_hardware
*wlc_hw
, uint offset
,
2973 const void *buf
, int len
, u32 sel
)
2976 const u8
*p
= (const u8
*)buf
;
2979 if (len
<= 0 || (offset
& 1) || (len
& 1))
2982 for (i
= 0; i
< len
; i
+= 2) {
2983 v
= p
[i
] | (p
[i
+ 1] << 8);
2984 brcms_b_write_objmem(wlc_hw
, offset
+ i
, v
, sel
);
2989 * Copy a piece of shared memory of specified type to a buffer .
2990 * SHM 'offset' needs to be an even address and
2991 * Buffer length 'len' must be an even number of bytes
2992 * 'sel' selects the type of memory
2995 brcms_b_copyfrom_objmem(struct brcms_hardware
*wlc_hw
, uint offset
, void *buf
,
3002 if (len
<= 0 || (offset
& 1) || (len
& 1))
3005 for (i
= 0; i
< len
; i
+= 2) {
3006 v
= brcms_b_read_objmem(wlc_hw
, offset
+ i
, sel
);
3008 p
[i
+ 1] = (v
>> 8) & 0xFF;
3012 /* Copy a buffer to shared memory.
3013 * SHM 'offset' needs to be an even address and
3014 * Buffer length 'len' must be an even number of bytes
3016 static void brcms_c_copyto_shm(struct brcms_c_info
*wlc
, uint offset
,
3017 const void *buf
, int len
)
3019 brcms_b_copyto_objmem(wlc
->hw
, offset
, buf
, len
, OBJADDR_SHM_SEL
);
3022 static void brcms_b_retrylimit_upd(struct brcms_hardware
*wlc_hw
,
3028 /* write retry limit to SCR, shouldn't need to suspend */
3030 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objaddr
),
3031 OBJADDR_SCR_SEL
| S_DOT11_SRC_LMT
);
3032 (void)bcma_read32(wlc_hw
->d11core
, D11REGOFFS(objaddr
));
3033 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objdata
), wlc_hw
->SRL
);
3034 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objaddr
),
3035 OBJADDR_SCR_SEL
| S_DOT11_LRC_LMT
);
3036 (void)bcma_read32(wlc_hw
->d11core
, D11REGOFFS(objaddr
));
3037 bcma_write32(wlc_hw
->d11core
, D11REGOFFS(objdata
), wlc_hw
->LRL
);
3041 static void brcms_b_pllreq(struct brcms_hardware
*wlc_hw
, bool set
, u32 req_bit
)
3044 if (mboolisset(wlc_hw
->pllreq
, req_bit
))
3047 mboolset(wlc_hw
->pllreq
, req_bit
);
3049 if (mboolisset(wlc_hw
->pllreq
, BRCMS_PLLREQ_FLIP
)) {
3051 brcms_b_xtal(wlc_hw
, ON
);
3054 if (!mboolisset(wlc_hw
->pllreq
, req_bit
))
3057 mboolclr(wlc_hw
->pllreq
, req_bit
);
3059 if (mboolisset(wlc_hw
->pllreq
, BRCMS_PLLREQ_FLIP
)) {
3061 brcms_b_xtal(wlc_hw
, OFF
);
3066 static void brcms_b_antsel_set(struct brcms_hardware
*wlc_hw
, u32 antsel_avail
)
3068 wlc_hw
->antsel_avail
= antsel_avail
;
3072 * conditions under which the PM bit should be set in outgoing frames
3073 * and STAY_AWAKE is meaningful
3075 static bool brcms_c_ps_allowed(struct brcms_c_info
*wlc
)
3077 /* not supporting PS so always return false for now */
3081 static void brcms_c_statsupd(struct brcms_c_info
*wlc
)
3084 struct macstat
*macstats
;
3091 /* if driver down, make no sense to update stats */
3095 macstats
= wlc
->core
->macstat_snapshot
;
3098 /* save last rx fifo 0 overflow count */
3099 rxf0ovfl
= macstats
->rxf0ovfl
;
3101 /* save last tx fifo underflow count */
3102 for (i
= 0; i
< NFIFO
; i
++)
3103 txfunfl
[i
] = macstats
->txfunfl
[i
];
3106 /* Read mac stats from contiguous shared memory */
3107 brcms_b_copyfrom_objmem(wlc
->hw
, M_UCODE_MACSTAT
, macstats
,
3108 sizeof(*macstats
), OBJADDR_SHM_SEL
);
3111 /* check for rx fifo 0 overflow */
3112 delta
= (u16
)(macstats
->rxf0ovfl
- rxf0ovfl
);
3114 brcms_err(wlc
->hw
->d11core
, "wl%d: %u rx fifo 0 overflows!\n",
3115 wlc
->pub
->unit
, delta
);
3117 /* check for tx fifo underflows */
3118 for (i
= 0; i
< NFIFO
; i
++) {
3119 delta
= macstats
->txfunfl
[i
] - txfunfl
[i
];
3121 brcms_err(wlc
->hw
->d11core
,
3122 "wl%d: %u tx fifo %d underflows!\n",
3123 wlc
->pub
->unit
, delta
, i
);
3127 /* merge counters from dma module */
3128 for (i
= 0; i
< NFIFO
; i
++) {
3130 dma_counterreset(wlc
->hw
->di
[i
]);
3134 static void brcms_b_reset(struct brcms_hardware
*wlc_hw
)
3136 /* reset the core */
3137 if (!brcms_deviceremoved(wlc_hw
->wlc
))
3138 brcms_b_corereset(wlc_hw
, BRCMS_USE_COREFLAGS
);
3140 /* purge the dma rings */
3141 brcms_c_flushqueues(wlc_hw
->wlc
);
3144 void brcms_c_reset(struct brcms_c_info
*wlc
)
3146 brcms_dbg_info(wlc
->hw
->d11core
, "wl%d\n", wlc
->pub
->unit
);
3148 /* slurp up hw mac counters before core reset */
3149 brcms_c_statsupd(wlc
);
3151 /* reset our snapshot of macstat counters */
3152 memset(wlc
->core
->macstat_snapshot
, 0, sizeof(struct macstat
));
3154 brcms_b_reset(wlc
->hw
);
3157 void brcms_c_init_scb(struct scb
*scb
)
3161 memset(scb
, 0, sizeof(struct scb
));
3162 scb
->flags
= SCB_WMECAP
| SCB_HTCAP
;
3163 for (i
= 0; i
< NUMPRIO
; i
++) {
3165 scb
->seqctl
[i
] = 0xFFFF;
3168 scb
->seqctl_nonqos
= 0xFFFF;
3169 scb
->magic
= SCB_MAGIC
;
3174 * download ucode/PCM
3175 * let ucode run to suspended
3176 * download ucode inits
3177 * config other core registers
3180 static void brcms_b_coreinit(struct brcms_c_info
*wlc
)
3182 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
3183 struct bcma_device
*core
= wlc_hw
->d11core
;
3187 bool fifosz_fixup
= false;
3190 struct brcms_ucode
*ucode
= &wlc_hw
->wlc
->wl
->ucode
;
3192 brcms_dbg_info(core
, "wl%d: core init\n", wlc_hw
->unit
);
3195 brcms_b_mctrl(wlc_hw
, ~0, (MCTL_IHR_EN
| MCTL_PSM_JMP_0
| MCTL_WAKE
));
3197 brcms_ucode_download(wlc_hw
);
3199 * FIFOSZ fixup. driver wants to controls the fifo allocation.
3201 fifosz_fixup
= true;
3203 /* let the PSM run to the suspended state, set mode to BSS STA */
3204 bcma_write32(core
, D11REGOFFS(macintstatus
), -1);
3205 brcms_b_mctrl(wlc_hw
, ~0,
3206 (MCTL_IHR_EN
| MCTL_INFRA
| MCTL_PSM_RUN
| MCTL_WAKE
));
3208 /* wait for ucode to self-suspend after auto-init */
3209 SPINWAIT(((bcma_read32(core
, D11REGOFFS(macintstatus
)) &
3210 MI_MACSSPNDD
) == 0), 1000 * 1000);
3211 if ((bcma_read32(core
, D11REGOFFS(macintstatus
)) & MI_MACSSPNDD
) == 0)
3212 brcms_err(core
, "wl%d: wlc_coreinit: ucode did not self-"
3213 "suspend!\n", wlc_hw
->unit
);
3215 brcms_c_gpio_init(wlc
);
3217 sflags
= bcma_aread32(core
, BCMA_IOST
);
3219 if (D11REV_IS(wlc_hw
->corerev
, 17) || D11REV_IS(wlc_hw
->corerev
, 23)) {
3220 if (BRCMS_ISNPHY(wlc_hw
->band
))
3221 brcms_c_write_inits(wlc_hw
, ucode
->d11n0initvals16
);
3223 brcms_err(core
, "%s: wl%d: unsupported phy in corerev"
3224 " %d\n", __func__
, wlc_hw
->unit
,
3226 } else if (D11REV_IS(wlc_hw
->corerev
, 24)) {
3227 if (BRCMS_ISLCNPHY(wlc_hw
->band
))
3228 brcms_c_write_inits(wlc_hw
, ucode
->d11lcn0initvals24
);
3230 brcms_err(core
, "%s: wl%d: unsupported phy in corerev"
3231 " %d\n", __func__
, wlc_hw
->unit
,
3234 brcms_err(core
, "%s: wl%d: unsupported corerev %d\n",
3235 __func__
, wlc_hw
->unit
, wlc_hw
->corerev
);
3238 /* For old ucode, txfifo sizes needs to be modified(increased) */
3240 brcms_b_corerev_fifofixup(wlc_hw
);
3242 /* check txfifo allocations match between ucode and driver */
3243 buf
[TX_AC_BE_FIFO
] = brcms_b_read_shm(wlc_hw
, M_FIFOSIZE0
);
3244 if (buf
[TX_AC_BE_FIFO
] != wlc_hw
->xmtfifo_sz
[TX_AC_BE_FIFO
]) {
3248 buf
[TX_AC_VI_FIFO
] = brcms_b_read_shm(wlc_hw
, M_FIFOSIZE1
);
3249 if (buf
[TX_AC_VI_FIFO
] != wlc_hw
->xmtfifo_sz
[TX_AC_VI_FIFO
]) {
3253 buf
[TX_AC_BK_FIFO
] = brcms_b_read_shm(wlc_hw
, M_FIFOSIZE2
);
3254 buf
[TX_AC_VO_FIFO
] = (buf
[TX_AC_BK_FIFO
] >> 8) & 0xff;
3255 buf
[TX_AC_BK_FIFO
] &= 0xff;
3256 if (buf
[TX_AC_BK_FIFO
] != wlc_hw
->xmtfifo_sz
[TX_AC_BK_FIFO
]) {
3260 if (buf
[TX_AC_VO_FIFO
] != wlc_hw
->xmtfifo_sz
[TX_AC_VO_FIFO
]) {
3264 buf
[TX_BCMC_FIFO
] = brcms_b_read_shm(wlc_hw
, M_FIFOSIZE3
);
3265 buf
[TX_ATIM_FIFO
] = (buf
[TX_BCMC_FIFO
] >> 8) & 0xff;
3266 buf
[TX_BCMC_FIFO
] &= 0xff;
3267 if (buf
[TX_BCMC_FIFO
] != wlc_hw
->xmtfifo_sz
[TX_BCMC_FIFO
]) {
3271 if (buf
[TX_ATIM_FIFO
] != wlc_hw
->xmtfifo_sz
[TX_ATIM_FIFO
]) {
3276 brcms_err(core
, "wlc_coreinit: txfifo mismatch: ucode size %d"
3277 " driver size %d index %d\n", buf
[i
],
3278 wlc_hw
->xmtfifo_sz
[i
], i
);
3280 /* make sure we can still talk to the mac */
3281 WARN_ON(bcma_read32(core
, D11REGOFFS(maccontrol
)) == 0xffffffff);
3283 /* band-specific inits done by wlc_bsinit() */
3285 /* Set up frame burst size and antenna swap threshold init values */
3286 brcms_b_write_shm(wlc_hw
, M_MBURST_SIZE
, MAXTXFRAMEBURST
);
3287 brcms_b_write_shm(wlc_hw
, M_MAX_ANTCNT
, ANTCNT
);
3289 /* enable one rx interrupt per received frame */
3290 bcma_write32(core
, D11REGOFFS(intrcvlazy
[0]), (1 << IRL_FC_SHIFT
));
3292 /* set the station mode (BSS STA) */
3293 brcms_b_mctrl(wlc_hw
,
3294 (MCTL_INFRA
| MCTL_DISCARD_PMQ
| MCTL_AP
),
3295 (MCTL_INFRA
| MCTL_DISCARD_PMQ
));
3297 /* set up Beacon interval */
3298 bcnint_us
= 0x8000 << 10;
3299 bcma_write32(core
, D11REGOFFS(tsf_cfprep
),
3300 (bcnint_us
<< CFPREP_CBI_SHIFT
));
3301 bcma_write32(core
, D11REGOFFS(tsf_cfpstart
), bcnint_us
);
3302 bcma_write32(core
, D11REGOFFS(macintstatus
), MI_GP1
);
3304 /* write interrupt mask */
3305 bcma_write32(core
, D11REGOFFS(intctrlregs
[RX_FIFO
].intmask
),
3308 /* allow the MAC to control the PHY clock (dynamic on/off) */
3309 brcms_b_macphyclk_set(wlc_hw
, ON
);
3311 /* program dynamic clock control fast powerup delay register */
3312 wlc
->fastpwrup_dly
= ai_clkctl_fast_pwrup_delay(wlc_hw
->sih
);
3313 bcma_write16(core
, D11REGOFFS(scc_fastpwrup_dly
), wlc
->fastpwrup_dly
);
3315 /* tell the ucode the corerev */
3316 brcms_b_write_shm(wlc_hw
, M_MACHW_VER
, (u16
) wlc_hw
->corerev
);
3318 /* tell the ucode MAC capabilities */
3319 brcms_b_write_shm(wlc_hw
, M_MACHW_CAP_L
,
3320 (u16
) (wlc_hw
->machwcap
& 0xffff));
3321 brcms_b_write_shm(wlc_hw
, M_MACHW_CAP_H
,
3323 machwcap
>> 16) & 0xffff));
3325 /* write retry limits to SCR, this done after PSM init */
3326 bcma_write32(core
, D11REGOFFS(objaddr
),
3327 OBJADDR_SCR_SEL
| S_DOT11_SRC_LMT
);
3328 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
3329 bcma_write32(core
, D11REGOFFS(objdata
), wlc_hw
->SRL
);
3330 bcma_write32(core
, D11REGOFFS(objaddr
),
3331 OBJADDR_SCR_SEL
| S_DOT11_LRC_LMT
);
3332 (void)bcma_read32(core
, D11REGOFFS(objaddr
));
3333 bcma_write32(core
, D11REGOFFS(objdata
), wlc_hw
->LRL
);
3335 /* write rate fallback retry limits */
3336 brcms_b_write_shm(wlc_hw
, M_SFRMTXCNTFBRTHSD
, wlc_hw
->SFBL
);
3337 brcms_b_write_shm(wlc_hw
, M_LFRMTXCNTFBRTHSD
, wlc_hw
->LFBL
);
3339 bcma_mask16(core
, D11REGOFFS(ifs_ctl
), 0x0FFF);
3340 bcma_write16(core
, D11REGOFFS(ifs_aifsn
), EDCF_AIFSN_MIN
);
3342 /* init the tx dma engines */
3343 for (i
= 0; i
< NFIFO
; i
++) {
3345 dma_txinit(wlc_hw
->di
[i
]);
3348 /* init the rx dma engine(s) and post receive buffers */
3349 dma_rxinit(wlc_hw
->di
[RX_FIFO
]);
3350 dma_rxfill(wlc_hw
->di
[RX_FIFO
]);
3353 static void brcms_b_init(struct brcms_hardware
*wlc_hw
, u16 chanspec
)
3357 struct brcms_c_info
*wlc
= wlc_hw
->wlc
;
3359 /* request FAST clock if not on */
3360 fastclk
= wlc_hw
->forcefastclk
;
3362 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
3364 /* disable interrupts */
3365 macintmask
= brcms_intrsoff(wlc
->wl
);
3367 /* set up the specified band and chanspec */
3368 brcms_c_setxband(wlc_hw
, chspec_bandunit(chanspec
));
3369 wlc_phy_chanspec_radio_set(wlc_hw
->band
->pi
, chanspec
);
3371 /* do one-time phy inits and calibration */
3372 wlc_phy_cal_init(wlc_hw
->band
->pi
);
3374 /* core-specific initialization */
3375 brcms_b_coreinit(wlc
);
3377 /* band-specific inits */
3378 brcms_b_bsinit(wlc
, chanspec
);
3380 /* restore macintmask */
3381 brcms_intrsrestore(wlc
->wl
, macintmask
);
3383 /* seed wake_override with BRCMS_WAKE_OVERRIDE_MACSUSPEND since the mac
3384 * is suspended and brcms_c_enable_mac() will clear this override bit.
3386 mboolset(wlc_hw
->wake_override
, BRCMS_WAKE_OVERRIDE_MACSUSPEND
);
3389 * initialize mac_suspend_depth to 1 to match ucode
3390 * initial suspended state
3392 wlc_hw
->mac_suspend_depth
= 1;
3394 /* restore the clk */
3396 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_DYNAMIC
);
3399 static void brcms_c_set_phy_chanspec(struct brcms_c_info
*wlc
,
3402 /* Save our copy of the chanspec */
3403 wlc
->chanspec
= chanspec
;
3405 /* Set the chanspec and power limits for this locale */
3406 brcms_c_channel_set_chanspec(wlc
->cmi
, chanspec
, BRCMS_TXPWR_MAX
);
3408 if (wlc
->stf
->ss_algosel_auto
)
3409 brcms_c_stf_ss_algo_channel_get(wlc
, &wlc
->stf
->ss_algo_channel
,
3412 brcms_c_stf_ss_update(wlc
, wlc
->band
);
3416 brcms_default_rateset(struct brcms_c_info
*wlc
, struct brcms_c_rateset
*rs
)
3418 brcms_c_rateset_default(rs
, NULL
, wlc
->band
->phytype
,
3419 wlc
->band
->bandtype
, false, BRCMS_RATE_MASK_FULL
,
3420 (bool) (wlc
->pub
->_n_enab
& SUPPORT_11N
),
3421 brcms_chspec_bw(wlc
->default_bss
->chanspec
),
3422 wlc
->stf
->txstreams
);
3425 /* derive wlc->band->basic_rate[] table from 'rateset' */
3426 static void brcms_c_rate_lookup_init(struct brcms_c_info
*wlc
,
3427 struct brcms_c_rateset
*rateset
)
3433 u8
*br
= wlc
->band
->basic_rate
;
3436 /* incoming rates are in 500kbps units as in 802.11 Supported Rates */
3437 memset(br
, 0, BRCM_MAXRATE
+ 1);
3439 /* For each basic rate in the rates list, make an entry in the
3440 * best basic lookup.
3442 for (i
= 0; i
< rateset
->count
; i
++) {
3443 /* only make an entry for a basic rate */
3444 if (!(rateset
->rates
[i
] & BRCMS_RATE_FLAG
))
3447 /* mask off basic bit */
3448 rate
= (rateset
->rates
[i
] & BRCMS_RATE_MASK
);
3450 if (rate
> BRCM_MAXRATE
) {
3451 brcms_err(wlc
->hw
->d11core
, "brcms_c_rate_lookup_init: "
3452 "invalid rate 0x%X in rate set\n",
3460 /* The rate lookup table now has non-zero entries for each
3461 * basic rate, equal to the basic rate: br[basicN] = basicN
3463 * To look up the best basic rate corresponding to any
3464 * particular rate, code can use the basic_rate table
3467 * basic_rate = wlc->band->basic_rate[tx_rate]
3469 * Make sure there is a best basic rate entry for
3470 * every rate by walking up the table from low rates
3471 * to high, filling in holes in the lookup table
3474 for (i
= 0; i
< wlc
->band
->hw_rateset
.count
; i
++) {
3475 rate
= wlc
->band
->hw_rateset
.rates
[i
];
3477 if (br
[rate
] != 0) {
3478 /* This rate is a basic rate.
3479 * Keep track of the best basic rate so far by
3482 if (is_ofdm_rate(rate
))
3490 /* This rate is not a basic rate so figure out the
3491 * best basic rate less than this rate and fill in
3492 * the hole in the table
3495 br
[rate
] = is_ofdm_rate(rate
) ? ofdm_basic
: cck_basic
;
3500 if (is_ofdm_rate(rate
)) {
3502 * In 11g and 11a, the OFDM mandatory rates
3503 * are 6, 12, and 24 Mbps
3505 if (rate
>= BRCM_RATE_24M
)
3506 mandatory
= BRCM_RATE_24M
;
3507 else if (rate
>= BRCM_RATE_12M
)
3508 mandatory
= BRCM_RATE_12M
;
3510 mandatory
= BRCM_RATE_6M
;
3512 /* In 11b, all CCK rates are mandatory 1 - 11 Mbps */
3516 br
[rate
] = mandatory
;
3520 static void brcms_c_bandinit_ordered(struct brcms_c_info
*wlc
,
3523 struct brcms_c_rateset default_rateset
;
3525 uint i
, band_order
[2];
3528 * We might have been bandlocked during down and the chip
3529 * power-cycled (hibernate). Figure out the right band to park on
3531 if (wlc
->bandlocked
|| wlc
->pub
->_nbands
== 1) {
3532 /* updated in brcms_c_bandlock() */
3533 parkband
= wlc
->band
->bandunit
;
3534 band_order
[0] = band_order
[1] = parkband
;
3536 /* park on the band of the specified chanspec */
3537 parkband
= chspec_bandunit(chanspec
);
3539 /* order so that parkband initialize last */
3540 band_order
[0] = parkband
^ 1;
3541 band_order
[1] = parkband
;
3544 /* make each band operational, software state init */
3545 for (i
= 0; i
< wlc
->pub
->_nbands
; i
++) {
3546 uint j
= band_order
[i
];
3548 wlc
->band
= wlc
->bandstate
[j
];
3550 brcms_default_rateset(wlc
, &default_rateset
);
3552 /* fill in hw_rate */
3553 brcms_c_rateset_filter(&default_rateset
, &wlc
->band
->hw_rateset
,
3554 false, BRCMS_RATES_CCK_OFDM
, BRCMS_RATE_MASK
,
3555 (bool) (wlc
->pub
->_n_enab
& SUPPORT_11N
));
3557 /* init basic rate lookup */
3558 brcms_c_rate_lookup_init(wlc
, &default_rateset
);
3561 /* sync up phy/radio chanspec */
3562 brcms_c_set_phy_chanspec(wlc
, chanspec
);
3566 * Set or clear filtering related maccontrol bits based on
3567 * specified filter flags
3569 void brcms_c_mac_promisc(struct brcms_c_info
*wlc
, uint filter_flags
)
3571 u32 promisc_bits
= 0;
3573 wlc
->filter_flags
= filter_flags
;
3575 if (filter_flags
& FIF_OTHER_BSS
)
3576 promisc_bits
|= MCTL_PROMISC
;
3578 if (filter_flags
& FIF_BCN_PRBRESP_PROMISC
)
3579 promisc_bits
|= MCTL_BCNS_PROMISC
;
3581 if (filter_flags
& FIF_FCSFAIL
)
3582 promisc_bits
|= MCTL_KEEPBADFCS
;
3584 if (filter_flags
& (FIF_CONTROL
| FIF_PSPOLL
))
3585 promisc_bits
|= MCTL_KEEPCONTROL
;
3587 brcms_b_mctrl(wlc
->hw
,
3588 MCTL_PROMISC
| MCTL_BCNS_PROMISC
|
3589 MCTL_KEEPCONTROL
| MCTL_KEEPBADFCS
,
3594 * ucode, hwmac update
3595 * Channel dependent updates for ucode and hw
3597 static void brcms_c_ucode_mac_upd(struct brcms_c_info
*wlc
)
3599 /* enable or disable any active IBSSs depending on whether or not
3600 * we are on the home channel
3602 if (wlc
->home_chanspec
== wlc_phy_chanspec_get(wlc
->band
->pi
)) {
3603 if (wlc
->pub
->associated
) {
3605 * BMAC_NOTE: This is something that should be fixed
3606 * in ucode inits. I think that the ucode inits set
3607 * up the bcn templates and shm values with a bogus
3608 * beacon. This should not be done in the inits. If
3609 * ucode needs to set up a beacon for testing, the
3610 * test routines should write it down, not expect the
3611 * inits to populate a bogus beacon.
3613 if (BRCMS_PHY_11N_CAP(wlc
->band
))
3614 brcms_b_write_shm(wlc
->hw
,
3615 M_BCN_TXTSF_OFFSET
, 0);
3618 /* disable an active IBSS if we are not on the home channel */
3622 static void brcms_c_write_rate_shm(struct brcms_c_info
*wlc
, u8 rate
,
3626 u8 basic_phy_rate
, basic_index
;
3627 u16 dir_table
, basic_table
;
3630 /* Shared memory address for the table we are reading */
3631 dir_table
= is_ofdm_rate(basic_rate
) ? M_RT_DIRMAP_A
: M_RT_DIRMAP_B
;
3633 /* Shared memory address for the table we are writing */
3634 basic_table
= is_ofdm_rate(rate
) ? M_RT_BBRSMAP_A
: M_RT_BBRSMAP_B
;
3637 * for a given rate, the LS-nibble of the PLCP SIGNAL field is
3638 * the index into the rate table.
3640 phy_rate
= rate_info
[rate
] & BRCMS_RATE_MASK
;
3641 basic_phy_rate
= rate_info
[basic_rate
] & BRCMS_RATE_MASK
;
3642 index
= phy_rate
& 0xf;
3643 basic_index
= basic_phy_rate
& 0xf;
3645 /* Find the SHM pointer to the ACK rate entry by looking in the
3648 basic_ptr
= brcms_b_read_shm(wlc
->hw
, (dir_table
+ basic_index
* 2));
3650 /* Update the SHM BSS-basic-rate-set mapping table with the pointer
3651 * to the correct basic rate for the given incoming rate
3653 brcms_b_write_shm(wlc
->hw
, (basic_table
+ index
* 2), basic_ptr
);
3656 static const struct brcms_c_rateset
*
3657 brcms_c_rateset_get_hwrs(struct brcms_c_info
*wlc
)
3659 const struct brcms_c_rateset
*rs_dflt
;
3661 if (BRCMS_PHY_11N_CAP(wlc
->band
)) {
3662 if (wlc
->band
->bandtype
== BRCM_BAND_5G
)
3663 rs_dflt
= &ofdm_mimo_rates
;
3665 rs_dflt
= &cck_ofdm_mimo_rates
;
3666 } else if (wlc
->band
->gmode
)
3667 rs_dflt
= &cck_ofdm_rates
;
3669 rs_dflt
= &cck_rates
;
3674 static void brcms_c_set_ratetable(struct brcms_c_info
*wlc
)
3676 const struct brcms_c_rateset
*rs_dflt
;
3677 struct brcms_c_rateset rs
;
3678 u8 rate
, basic_rate
;
3681 rs_dflt
= brcms_c_rateset_get_hwrs(wlc
);
3683 brcms_c_rateset_copy(rs_dflt
, &rs
);
3684 brcms_c_rateset_mcs_upd(&rs
, wlc
->stf
->txstreams
);
3686 /* walk the phy rate table and update SHM basic rate lookup table */
3687 for (i
= 0; i
< rs
.count
; i
++) {
3688 rate
= rs
.rates
[i
] & BRCMS_RATE_MASK
;
3690 /* for a given rate brcms_basic_rate returns the rate at
3691 * which a response ACK/CTS should be sent.
3693 basic_rate
= brcms_basic_rate(wlc
, rate
);
3694 if (basic_rate
== 0)
3695 /* This should only happen if we are using a
3696 * restricted rateset.
3698 basic_rate
= rs
.rates
[0] & BRCMS_RATE_MASK
;
3700 brcms_c_write_rate_shm(wlc
, rate
, basic_rate
);
3704 /* band-specific init */
3705 static void brcms_c_bsinit(struct brcms_c_info
*wlc
)
3707 brcms_dbg_info(wlc
->hw
->d11core
, "wl%d: bandunit %d\n",
3708 wlc
->pub
->unit
, wlc
->band
->bandunit
);
3710 /* write ucode ACK/CTS rate table */
3711 brcms_c_set_ratetable(wlc
);
3713 /* update some band specific mac configuration */
3714 brcms_c_ucode_mac_upd(wlc
);
3716 /* init antenna selection */
3717 brcms_c_antsel_init(wlc
->asi
);
3721 /* formula: IDLE_BUSY_RATIO_X_16 = (100-duty_cycle)/duty_cycle*16 */
3723 brcms_c_duty_cycle_set(struct brcms_c_info
*wlc
, int duty_cycle
, bool isOFDM
,
3726 int idle_busy_ratio_x_16
= 0;
3728 isOFDM
? M_TX_IDLE_BUSY_RATIO_X_16_OFDM
:
3729 M_TX_IDLE_BUSY_RATIO_X_16_CCK
;
3730 if (duty_cycle
> 100 || duty_cycle
< 0) {
3731 brcms_err(wlc
->hw
->d11core
,
3732 "wl%d: duty cycle value off limit\n",
3737 idle_busy_ratio_x_16
= (100 - duty_cycle
) * 16 / duty_cycle
;
3738 /* Only write to shared memory when wl is up */
3740 brcms_b_write_shm(wlc
->hw
, offset
, (u16
) idle_busy_ratio_x_16
);
3743 wlc
->tx_duty_cycle_ofdm
= (u16
) duty_cycle
;
3745 wlc
->tx_duty_cycle_cck
= (u16
) duty_cycle
;
3750 /* push sw hps and wake state through hardware */
3751 static void brcms_c_set_ps_ctrl(struct brcms_c_info
*wlc
)
3757 hps
= brcms_c_ps_allowed(wlc
);
3759 brcms_dbg_mac80211(wlc
->hw
->d11core
, "wl%d: hps %d\n", wlc
->pub
->unit
,
3762 v1
= bcma_read32(wlc
->hw
->d11core
, D11REGOFFS(maccontrol
));
3767 brcms_b_mctrl(wlc
->hw
, MCTL_WAKE
| MCTL_HPS
, v2
);
3769 awake_before
= ((v1
& MCTL_WAKE
) || ((v1
& MCTL_HPS
) == 0));
3772 brcms_b_wait_for_wake(wlc
->hw
);
3776 * Write this BSS config's MAC address to core.
3777 * Updates RXE match engine.
3779 static int brcms_c_set_mac(struct brcms_bss_cfg
*bsscfg
)
3782 struct brcms_c_info
*wlc
= bsscfg
->wlc
;
3784 /* enter the MAC addr into the RXE match registers */
3785 brcms_c_set_addrmatch(wlc
, RCM_MAC_OFFSET
, wlc
->pub
->cur_etheraddr
);
3787 brcms_c_ampdu_macaddr_upd(wlc
);
3792 /* Write the BSS config's BSSID address to core (set_bssid in d11procs.tcl).
3793 * Updates RXE match engine.
3795 static void brcms_c_set_bssid(struct brcms_bss_cfg
*bsscfg
)
3797 /* we need to update BSSID in RXE match registers */
3798 brcms_c_set_addrmatch(bsscfg
->wlc
, RCM_BSSID_OFFSET
, bsscfg
->BSSID
);
3801 void brcms_c_set_ssid(struct brcms_c_info
*wlc
, u8
*ssid
, size_t ssid_len
)
3803 u8 len
= min_t(u8
, sizeof(wlc
->bsscfg
->SSID
), ssid_len
);
3804 memset(wlc
->bsscfg
->SSID
, 0, sizeof(wlc
->bsscfg
->SSID
));
3806 memcpy(wlc
->bsscfg
->SSID
, ssid
, len
);
3807 wlc
->bsscfg
->SSID_len
= len
;
3810 static void brcms_b_set_shortslot(struct brcms_hardware
*wlc_hw
, bool shortslot
)
3812 wlc_hw
->shortslot
= shortslot
;
3814 if (wlc_hw
->band
->bandtype
== BRCM_BAND_2G
&& wlc_hw
->up
) {
3815 brcms_c_suspend_mac_and_wait(wlc_hw
->wlc
);
3816 brcms_b_update_slot_timing(wlc_hw
, shortslot
);
3817 brcms_c_enable_mac(wlc_hw
->wlc
);
3822 * Suspend the the MAC and update the slot timing
3823 * for standard 11b/g (20us slots) or shortslot 11g (9us slots).
3825 static void brcms_c_switch_shortslot(struct brcms_c_info
*wlc
, bool shortslot
)
3827 /* use the override if it is set */
3828 if (wlc
->shortslot_override
!= BRCMS_SHORTSLOT_AUTO
)
3829 shortslot
= (wlc
->shortslot_override
== BRCMS_SHORTSLOT_ON
);
3831 if (wlc
->shortslot
== shortslot
)
3834 wlc
->shortslot
= shortslot
;
3836 brcms_b_set_shortslot(wlc
->hw
, shortslot
);
3839 static void brcms_c_set_home_chanspec(struct brcms_c_info
*wlc
, u16 chanspec
)
3841 if (wlc
->home_chanspec
!= chanspec
) {
3842 wlc
->home_chanspec
= chanspec
;
3844 if (wlc
->pub
->associated
)
3845 wlc
->bsscfg
->current_bss
->chanspec
= chanspec
;
3850 brcms_b_set_chanspec(struct brcms_hardware
*wlc_hw
, u16 chanspec
,
3851 bool mute_tx
, struct txpwr_limits
*txpwr
)
3855 brcms_dbg_mac80211(wlc_hw
->d11core
, "wl%d: 0x%x\n", wlc_hw
->unit
,
3858 wlc_hw
->chanspec
= chanspec
;
3860 /* Switch bands if necessary */
3861 if (wlc_hw
->_nbands
> 1) {
3862 bandunit
= chspec_bandunit(chanspec
);
3863 if (wlc_hw
->band
->bandunit
!= bandunit
) {
3864 /* brcms_b_setband disables other bandunit,
3865 * use light band switch if not up yet
3868 wlc_phy_chanspec_radio_set(wlc_hw
->
3869 bandstate
[bandunit
]->
3871 brcms_b_setband(wlc_hw
, bandunit
, chanspec
);
3873 brcms_c_setxband(wlc_hw
, bandunit
);
3878 wlc_phy_initcal_enable(wlc_hw
->band
->pi
, !mute_tx
);
3882 wlc_phy_txpower_limit_set(wlc_hw
->band
->pi
, txpwr
,
3884 wlc_phy_chanspec_radio_set(wlc_hw
->band
->pi
, chanspec
);
3886 wlc_phy_chanspec_set(wlc_hw
->band
->pi
, chanspec
);
3887 wlc_phy_txpower_limit_set(wlc_hw
->band
->pi
, txpwr
, chanspec
);
3889 /* Update muting of the channel */
3890 brcms_b_mute(wlc_hw
, mute_tx
);
3894 /* switch to and initialize new band */
3895 static void brcms_c_setband(struct brcms_c_info
*wlc
,
3898 wlc
->band
= wlc
->bandstate
[bandunit
];
3903 /* wait for at least one beacon before entering sleeping state */
3904 brcms_c_set_ps_ctrl(wlc
);
3906 /* band-specific initializations */
3907 brcms_c_bsinit(wlc
);
3910 static void brcms_c_set_chanspec(struct brcms_c_info
*wlc
, u16 chanspec
)
3913 bool switchband
= false;
3914 u16 old_chanspec
= wlc
->chanspec
;
3916 if (!brcms_c_valid_chanspec_db(wlc
->cmi
, chanspec
)) {
3917 brcms_err(wlc
->hw
->d11core
, "wl%d: %s: Bad channel %d\n",
3918 wlc
->pub
->unit
, __func__
, CHSPEC_CHANNEL(chanspec
));
3922 /* Switch bands if necessary */
3923 if (wlc
->pub
->_nbands
> 1) {
3924 bandunit
= chspec_bandunit(chanspec
);
3925 if (wlc
->band
->bandunit
!= bandunit
|| wlc
->bandinit_pending
) {
3927 if (wlc
->bandlocked
) {
3928 brcms_err(wlc
->hw
->d11core
,
3929 "wl%d: %s: chspec %d band is locked!\n",
3930 wlc
->pub
->unit
, __func__
,
3931 CHSPEC_CHANNEL(chanspec
));
3935 * should the setband call come after the
3936 * brcms_b_chanspec() ? if the setband updates
3937 * (brcms_c_bsinit) use low level calls to inspect and
3938 * set state, the state inspected may be from the wrong
3939 * band, or the following brcms_b_set_chanspec() may
3942 brcms_c_setband(wlc
, bandunit
);
3946 /* sync up phy/radio chanspec */
3947 brcms_c_set_phy_chanspec(wlc
, chanspec
);
3949 /* init antenna selection */
3950 if (brcms_chspec_bw(old_chanspec
) != brcms_chspec_bw(chanspec
)) {
3951 brcms_c_antsel_init(wlc
->asi
);
3953 /* Fix the hardware rateset based on bw.
3954 * Mainly add MCS32 for 40Mhz, remove MCS 32 for 20Mhz
3956 brcms_c_rateset_bw_mcs_filter(&wlc
->band
->hw_rateset
,
3957 wlc
->band
->mimo_cap_40
? brcms_chspec_bw(chanspec
) : 0);
3960 /* update some mac configuration since chanspec changed */
3961 brcms_c_ucode_mac_upd(wlc
);
3965 * This function changes the phytxctl for beacon based on current
3966 * beacon ratespec AND txant setting as per this table:
3967 * ratespec CCK ant = wlc->stf->txant
3970 void brcms_c_beacon_phytxctl_txant_upd(struct brcms_c_info
*wlc
,
3974 u16 phytxant
= wlc
->stf
->phytxant
;
3975 u16 mask
= PHY_TXC_ANT_MASK
;
3977 /* for non-siso rates or default setting, use the available chains */
3978 if (BRCMS_PHY_11N_CAP(wlc
->band
))
3979 phytxant
= brcms_c_stf_phytxchain_sel(wlc
, bcn_rspec
);
3981 phyctl
= brcms_b_read_shm(wlc
->hw
, M_BCN_PCTLWD
);
3982 phyctl
= (phyctl
& ~mask
) | phytxant
;
3983 brcms_b_write_shm(wlc
->hw
, M_BCN_PCTLWD
, phyctl
);
3987 * centralized protection config change function to simplify debugging, no
3988 * consistency checking this should be called only on changes to avoid overhead
3989 * in periodic function
3991 void brcms_c_protection_upd(struct brcms_c_info
*wlc
, uint idx
, int val
)
3994 * Cannot use brcms_dbg_* here because this function is called
3995 * before wlc is sufficiently initialized.
3997 BCMMSG(wlc
->wiphy
, "idx %d, val %d\n", idx
, val
);
4000 case BRCMS_PROT_G_SPEC
:
4001 wlc
->protection
->_g
= (bool) val
;
4003 case BRCMS_PROT_G_OVR
:
4004 wlc
->protection
->g_override
= (s8
) val
;
4006 case BRCMS_PROT_G_USER
:
4007 wlc
->protection
->gmode_user
= (u8
) val
;
4009 case BRCMS_PROT_OVERLAP
:
4010 wlc
->protection
->overlap
= (s8
) val
;
4012 case BRCMS_PROT_N_USER
:
4013 wlc
->protection
->nmode_user
= (s8
) val
;
4015 case BRCMS_PROT_N_CFG
:
4016 wlc
->protection
->n_cfg
= (s8
) val
;
4018 case BRCMS_PROT_N_CFG_OVR
:
4019 wlc
->protection
->n_cfg_override
= (s8
) val
;
4021 case BRCMS_PROT_N_NONGF
:
4022 wlc
->protection
->nongf
= (bool) val
;
4024 case BRCMS_PROT_N_NONGF_OVR
:
4025 wlc
->protection
->nongf_override
= (s8
) val
;
4027 case BRCMS_PROT_N_PAM_OVR
:
4028 wlc
->protection
->n_pam_override
= (s8
) val
;
4030 case BRCMS_PROT_N_OBSS
:
4031 wlc
->protection
->n_obss
= (bool) val
;
4040 static void brcms_c_ht_update_sgi_rx(struct brcms_c_info
*wlc
, int val
)
4043 brcms_c_update_beacon(wlc
);
4044 brcms_c_update_probe_resp(wlc
, true);
4048 static void brcms_c_ht_update_ldpc(struct brcms_c_info
*wlc
, s8 val
)
4050 wlc
->stf
->ldpc
= val
;
4053 brcms_c_update_beacon(wlc
);
4054 brcms_c_update_probe_resp(wlc
, true);
4055 wlc_phy_ldpc_override_set(wlc
->band
->pi
, (val
? true : false));
4059 void brcms_c_wme_setparams(struct brcms_c_info
*wlc
, u16 aci
,
4060 const struct ieee80211_tx_queue_params
*params
,
4064 struct shm_acparams acp_shm
;
4067 /* Only apply params if the core is out of reset and has clocks */
4069 brcms_err(wlc
->hw
->d11core
, "wl%d: %s : no-clock\n",
4070 wlc
->pub
->unit
, __func__
);
4074 memset(&acp_shm
, 0, sizeof(struct shm_acparams
));
4075 /* fill in shm ac params struct */
4076 acp_shm
.txop
= params
->txop
;
4077 /* convert from units of 32us to us for ucode */
4078 wlc
->edcf_txop
[aci
& 0x3] = acp_shm
.txop
=
4079 EDCF_TXOP2USEC(acp_shm
.txop
);
4080 acp_shm
.aifs
= (params
->aifs
& EDCF_AIFSN_MASK
);
4082 if (aci
== IEEE80211_AC_VI
&& acp_shm
.txop
== 0
4083 && acp_shm
.aifs
< EDCF_AIFSN_MAX
)
4086 if (acp_shm
.aifs
< EDCF_AIFSN_MIN
4087 || acp_shm
.aifs
> EDCF_AIFSN_MAX
) {
4088 brcms_err(wlc
->hw
->d11core
, "wl%d: edcf_setparams: bad "
4089 "aifs %d\n", wlc
->pub
->unit
, acp_shm
.aifs
);
4091 acp_shm
.cwmin
= params
->cw_min
;
4092 acp_shm
.cwmax
= params
->cw_max
;
4093 acp_shm
.cwcur
= acp_shm
.cwmin
;
4095 bcma_read16(wlc
->hw
->d11core
, D11REGOFFS(tsf_random
)) &
4097 acp_shm
.reggap
= acp_shm
.bslots
+ acp_shm
.aifs
;
4098 /* Indicate the new params to the ucode */
4099 acp_shm
.status
= brcms_b_read_shm(wlc
->hw
, (M_EDCF_QINFO
+
4102 M_EDCF_STATUS_OFF
));
4103 acp_shm
.status
|= WME_STATUS_NEWAC
;
4105 /* Fill in shm acparam table */
4106 shm_entry
= (u16
*) &acp_shm
;
4107 for (i
= 0; i
< (int)sizeof(struct shm_acparams
); i
+= 2)
4108 brcms_b_write_shm(wlc
->hw
,
4110 wme_ac2fifo
[aci
] * M_EDCF_QLEN
+ i
,
4115 brcms_c_suspend_mac_and_wait(wlc
);
4117 brcms_c_update_beacon(wlc
);
4118 brcms_c_update_probe_resp(wlc
, false);
4121 brcms_c_enable_mac(wlc
);
4124 static void brcms_c_edcf_setparams(struct brcms_c_info
*wlc
, bool suspend
)
4128 struct ieee80211_tx_queue_params txq_pars
;
4129 static const struct edcf_acparam default_edcf_acparams
[] = {
4130 {EDCF_AC_BE_ACI_STA
, EDCF_AC_BE_ECW_STA
, EDCF_AC_BE_TXOP_STA
},
4131 {EDCF_AC_BK_ACI_STA
, EDCF_AC_BK_ECW_STA
, EDCF_AC_BK_TXOP_STA
},
4132 {EDCF_AC_VI_ACI_STA
, EDCF_AC_VI_ECW_STA
, EDCF_AC_VI_TXOP_STA
},
4133 {EDCF_AC_VO_ACI_STA
, EDCF_AC_VO_ECW_STA
, EDCF_AC_VO_TXOP_STA
}
4134 }; /* ucode needs these parameters during its initialization */
4135 const struct edcf_acparam
*edcf_acp
= &default_edcf_acparams
[0];
4137 for (i_ac
= 0; i_ac
< IEEE80211_NUM_ACS
; i_ac
++, edcf_acp
++) {
4138 /* find out which ac this set of params applies to */
4139 aci
= (edcf_acp
->ACI
& EDCF_ACI_MASK
) >> EDCF_ACI_SHIFT
;
4141 /* fill in shm ac params struct */
4142 txq_pars
.txop
= edcf_acp
->TXOP
;
4143 txq_pars
.aifs
= edcf_acp
->ACI
;
4145 /* CWmin = 2^(ECWmin) - 1 */
4146 txq_pars
.cw_min
= EDCF_ECW2CW(edcf_acp
->ECW
& EDCF_ECWMIN_MASK
);
4147 /* CWmax = 2^(ECWmax) - 1 */
4148 txq_pars
.cw_max
= EDCF_ECW2CW((edcf_acp
->ECW
& EDCF_ECWMAX_MASK
)
4149 >> EDCF_ECWMAX_SHIFT
);
4150 brcms_c_wme_setparams(wlc
, aci
, &txq_pars
, suspend
);
4154 brcms_c_suspend_mac_and_wait(wlc
);
4155 brcms_c_enable_mac(wlc
);
4159 static void brcms_c_radio_monitor_start(struct brcms_c_info
*wlc
)
4161 /* Don't start the timer if HWRADIO feature is disabled */
4162 if (wlc
->radio_monitor
)
4165 wlc
->radio_monitor
= true;
4166 brcms_b_pllreq(wlc
->hw
, true, BRCMS_PLLREQ_RADIO_MON
);
4167 brcms_add_timer(wlc
->radio_timer
, TIMER_INTERVAL_RADIOCHK
, true);
4170 static bool brcms_c_radio_monitor_stop(struct brcms_c_info
*wlc
)
4172 if (!wlc
->radio_monitor
)
4175 wlc
->radio_monitor
= false;
4176 brcms_b_pllreq(wlc
->hw
, false, BRCMS_PLLREQ_RADIO_MON
);
4177 return brcms_del_timer(wlc
->radio_timer
);
4180 /* read hwdisable state and propagate to wlc flag */
4181 static void brcms_c_radio_hwdisable_upd(struct brcms_c_info
*wlc
)
4183 if (wlc
->pub
->hw_off
)
4186 if (brcms_b_radio_read_hwdisabled(wlc
->hw
))
4187 mboolset(wlc
->pub
->radio_disabled
, WL_RADIO_HW_DISABLE
);
4189 mboolclr(wlc
->pub
->radio_disabled
, WL_RADIO_HW_DISABLE
);
4192 /* update hwradio status and return it */
4193 bool brcms_c_check_radio_disabled(struct brcms_c_info
*wlc
)
4195 brcms_c_radio_hwdisable_upd(wlc
);
4197 return mboolisset(wlc
->pub
->radio_disabled
, WL_RADIO_HW_DISABLE
) ?
4201 /* periodical query hw radio button while driver is "down" */
4202 static void brcms_c_radio_timer(void *arg
)
4204 struct brcms_c_info
*wlc
= (struct brcms_c_info
*) arg
;
4206 if (brcms_deviceremoved(wlc
)) {
4207 brcms_err(wlc
->hw
->d11core
, "wl%d: %s: dead chip\n",
4208 wlc
->pub
->unit
, __func__
);
4209 brcms_down(wlc
->wl
);
4213 brcms_c_radio_hwdisable_upd(wlc
);
4216 /* common low-level watchdog code */
4217 static void brcms_b_watchdog(struct brcms_c_info
*wlc
)
4219 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
4224 /* increment second count */
4227 /* Check for FIFO error interrupts */
4228 brcms_b_fifoerrors(wlc_hw
);
4230 /* make sure RX dma has buffers */
4231 dma_rxfill(wlc
->hw
->di
[RX_FIFO
]);
4233 wlc_phy_watchdog(wlc_hw
->band
->pi
);
4236 /* common watchdog code */
4237 static void brcms_c_watchdog(struct brcms_c_info
*wlc
)
4239 brcms_dbg_info(wlc
->hw
->d11core
, "wl%d\n", wlc
->pub
->unit
);
4244 if (brcms_deviceremoved(wlc
)) {
4245 brcms_err(wlc
->hw
->d11core
, "wl%d: %s: dead chip\n",
4246 wlc
->pub
->unit
, __func__
);
4247 brcms_down(wlc
->wl
);
4251 /* increment second count */
4254 brcms_c_radio_hwdisable_upd(wlc
);
4255 /* if radio is disable, driver may be down, quit here */
4256 if (wlc
->pub
->radio_disabled
)
4259 brcms_b_watchdog(wlc
);
4262 * occasionally sample mac stat counters to
4263 * detect 16-bit counter wrap
4265 if ((wlc
->pub
->now
% SW_TIMER_MAC_STAT_UPD
) == 0)
4266 brcms_c_statsupd(wlc
);
4268 if (BRCMS_ISNPHY(wlc
->band
) &&
4269 ((wlc
->pub
->now
- wlc
->tempsense_lasttime
) >=
4270 BRCMS_TEMPSENSE_PERIOD
)) {
4271 wlc
->tempsense_lasttime
= wlc
->pub
->now
;
4272 brcms_c_tempsense_upd(wlc
);
4276 static void brcms_c_watchdog_by_timer(void *arg
)
4278 struct brcms_c_info
*wlc
= (struct brcms_c_info
*) arg
;
4280 brcms_c_watchdog(wlc
);
4283 static bool brcms_c_timers_init(struct brcms_c_info
*wlc
, int unit
)
4285 wlc
->wdtimer
= brcms_init_timer(wlc
->wl
, brcms_c_watchdog_by_timer
,
4287 if (!wlc
->wdtimer
) {
4288 wiphy_err(wlc
->wiphy
, "wl%d: wl_init_timer for wdtimer "
4293 wlc
->radio_timer
= brcms_init_timer(wlc
->wl
, brcms_c_radio_timer
,
4295 if (!wlc
->radio_timer
) {
4296 wiphy_err(wlc
->wiphy
, "wl%d: wl_init_timer for radio_timer "
4308 * Initialize brcms_c_info default values ...
4309 * may get overrides later in this function
4311 static void brcms_c_info_init(struct brcms_c_info
*wlc
, int unit
)
4315 /* Save our copy of the chanspec */
4316 wlc
->chanspec
= ch20mhz_chspec(1);
4318 /* various 802.11g modes */
4319 wlc
->shortslot
= false;
4320 wlc
->shortslot_override
= BRCMS_SHORTSLOT_AUTO
;
4322 brcms_c_protection_upd(wlc
, BRCMS_PROT_G_OVR
, BRCMS_PROTECTION_AUTO
);
4323 brcms_c_protection_upd(wlc
, BRCMS_PROT_G_SPEC
, false);
4325 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_CFG_OVR
,
4326 BRCMS_PROTECTION_AUTO
);
4327 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_CFG
, BRCMS_N_PROTECTION_OFF
);
4328 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_NONGF_OVR
,
4329 BRCMS_PROTECTION_AUTO
);
4330 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_NONGF
, false);
4331 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_PAM_OVR
, AUTO
);
4333 brcms_c_protection_upd(wlc
, BRCMS_PROT_OVERLAP
,
4334 BRCMS_PROTECTION_CTL_OVERLAP
);
4336 /* 802.11g draft 4.0 NonERP elt advertisement */
4337 wlc
->include_legacy_erp
= true;
4339 wlc
->stf
->ant_rx_ovr
= ANT_RX_DIV_DEF
;
4340 wlc
->stf
->txant
= ANT_TX_DEF
;
4342 wlc
->prb_resp_timeout
= BRCMS_PRB_RESP_TIMEOUT
;
4344 wlc
->usr_fragthresh
= DOT11_DEFAULT_FRAG_LEN
;
4345 for (i
= 0; i
< NFIFO
; i
++)
4346 wlc
->fragthresh
[i
] = DOT11_DEFAULT_FRAG_LEN
;
4347 wlc
->RTSThresh
= DOT11_DEFAULT_RTS_LEN
;
4349 /* default rate fallback retry limits */
4350 wlc
->SFBL
= RETRY_SHORT_FB
;
4351 wlc
->LFBL
= RETRY_LONG_FB
;
4353 /* default mac retry limits */
4354 wlc
->SRL
= RETRY_SHORT_DEF
;
4355 wlc
->LRL
= RETRY_LONG_DEF
;
4357 /* WME QoS mode is Auto by default */
4358 wlc
->pub
->_ampdu
= AMPDU_AGG_HOST
;
4361 static uint
brcms_c_attach_module(struct brcms_c_info
*wlc
)
4365 unit
= wlc
->pub
->unit
;
4367 wlc
->asi
= brcms_c_antsel_attach(wlc
);
4368 if (wlc
->asi
== NULL
) {
4369 wiphy_err(wlc
->wiphy
, "wl%d: attach: antsel_attach "
4375 wlc
->ampdu
= brcms_c_ampdu_attach(wlc
);
4376 if (wlc
->ampdu
== NULL
) {
4377 wiphy_err(wlc
->wiphy
, "wl%d: attach: ampdu_attach "
4383 if ((brcms_c_stf_attach(wlc
) != 0)) {
4384 wiphy_err(wlc
->wiphy
, "wl%d: attach: stf_attach "
4393 struct brcms_pub
*brcms_c_pub(struct brcms_c_info
*wlc
)
4399 * run backplane attach, init nvram
4401 * initialize software state for each core and band
4402 * put the whole chip in reset(driver down state), no clock
4404 static int brcms_b_attach(struct brcms_c_info
*wlc
, struct bcma_device
*core
,
4405 uint unit
, bool piomode
)
4407 struct brcms_hardware
*wlc_hw
;
4411 struct shared_phy_params sha_params
;
4412 struct wiphy
*wiphy
= wlc
->wiphy
;
4413 struct pci_dev
*pcidev
= core
->bus
->host_pci
;
4414 struct ssb_sprom
*sprom
= &core
->bus
->sprom
;
4416 if (core
->bus
->hosttype
== BCMA_HOSTTYPE_PCI
)
4417 brcms_dbg_info(core
, "wl%d: vendor 0x%x device 0x%x\n", unit
,
4421 brcms_dbg_info(core
, "wl%d: vendor 0x%x device 0x%x\n", unit
,
4422 core
->bus
->boardinfo
.vendor
,
4423 core
->bus
->boardinfo
.type
);
4429 wlc_hw
->unit
= unit
;
4430 wlc_hw
->band
= wlc_hw
->bandstate
[0];
4431 wlc_hw
->_piomode
= piomode
;
4433 /* populate struct brcms_hardware with default values */
4434 brcms_b_info_init(wlc_hw
);
4437 * Do the hardware portion of the attach. Also initialize software
4438 * state that depends on the particular hardware we are running.
4440 wlc_hw
->sih
= ai_attach(core
->bus
);
4441 if (wlc_hw
->sih
== NULL
) {
4442 wiphy_err(wiphy
, "wl%d: brcms_b_attach: si_attach failed\n",
4448 /* verify again the device is supported */
4449 if (!brcms_c_chipmatch(core
)) {
4450 wiphy_err(wiphy
, "wl%d: brcms_b_attach: Unsupported device\n",
4456 if (core
->bus
->hosttype
== BCMA_HOSTTYPE_PCI
) {
4457 wlc_hw
->vendorid
= pcidev
->vendor
;
4458 wlc_hw
->deviceid
= pcidev
->device
;
4460 wlc_hw
->vendorid
= core
->bus
->boardinfo
.vendor
;
4461 wlc_hw
->deviceid
= core
->bus
->boardinfo
.type
;
4464 wlc_hw
->d11core
= core
;
4465 wlc_hw
->corerev
= core
->id
.rev
;
4467 /* validate chip, chiprev and corerev */
4468 if (!brcms_c_isgoodchip(wlc_hw
)) {
4473 /* initialize power control registers */
4474 ai_clkctl_init(wlc_hw
->sih
);
4476 /* request fastclock and force fastclock for the rest of attach
4477 * bring the d11 core out of reset.
4478 * For PMU chips, the first wlc_clkctl_clk is no-op since core-clk
4479 * is still false; But it will be called again inside wlc_corereset,
4480 * after d11 is out of reset.
4482 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
4483 brcms_b_corereset(wlc_hw
, BRCMS_USE_COREFLAGS
);
4485 if (!brcms_b_validate_chip_access(wlc_hw
)) {
4486 wiphy_err(wiphy
, "wl%d: brcms_b_attach: validate_chip_access "
4492 /* get the board rev, used just below */
4493 j
= sprom
->board_rev
;
4494 /* promote srom boardrev of 0xFF to 1 */
4495 if (j
== BOARDREV_PROMOTABLE
)
4496 j
= BOARDREV_PROMOTED
;
4497 wlc_hw
->boardrev
= (u16
) j
;
4498 if (!brcms_c_validboardtype(wlc_hw
)) {
4499 wiphy_err(wiphy
, "wl%d: brcms_b_attach: Unsupported Broadcom "
4500 "board type (0x%x)" " or revision level (0x%x)\n",
4501 unit
, ai_get_boardtype(wlc_hw
->sih
),
4506 wlc_hw
->sromrev
= sprom
->revision
;
4507 wlc_hw
->boardflags
= sprom
->boardflags_lo
+ (sprom
->boardflags_hi
<< 16);
4508 wlc_hw
->boardflags2
= sprom
->boardflags2_lo
+ (sprom
->boardflags2_hi
<< 16);
4510 if (wlc_hw
->boardflags
& BFL_NOPLLDOWN
)
4511 brcms_b_pllreq(wlc_hw
, true, BRCMS_PLLREQ_SHARED
);
4513 /* check device id(srom, nvram etc.) to set bands */
4514 if (wlc_hw
->deviceid
== BCM43224_D11N_ID
||
4515 wlc_hw
->deviceid
== BCM43224_D11N_ID_VEN1
||
4516 wlc_hw
->deviceid
== BCM43224_CHIP_ID
)
4517 /* Dualband boards */
4518 wlc_hw
->_nbands
= 2;
4520 wlc_hw
->_nbands
= 1;
4522 if ((ai_get_chip_id(wlc_hw
->sih
) == BCMA_CHIP_ID_BCM43225
))
4523 wlc_hw
->_nbands
= 1;
4525 /* BMAC_NOTE: remove init of pub values when brcms_c_attach()
4526 * unconditionally does the init of these values
4528 wlc
->vendorid
= wlc_hw
->vendorid
;
4529 wlc
->deviceid
= wlc_hw
->deviceid
;
4530 wlc
->pub
->sih
= wlc_hw
->sih
;
4531 wlc
->pub
->corerev
= wlc_hw
->corerev
;
4532 wlc
->pub
->sromrev
= wlc_hw
->sromrev
;
4533 wlc
->pub
->boardrev
= wlc_hw
->boardrev
;
4534 wlc
->pub
->boardflags
= wlc_hw
->boardflags
;
4535 wlc
->pub
->boardflags2
= wlc_hw
->boardflags2
;
4536 wlc
->pub
->_nbands
= wlc_hw
->_nbands
;
4538 wlc_hw
->physhim
= wlc_phy_shim_attach(wlc_hw
, wlc
->wl
, wlc
);
4540 if (wlc_hw
->physhim
== NULL
) {
4541 wiphy_err(wiphy
, "wl%d: brcms_b_attach: wlc_phy_shim_attach "
4547 /* pass all the parameters to wlc_phy_shared_attach in one struct */
4548 sha_params
.sih
= wlc_hw
->sih
;
4549 sha_params
.physhim
= wlc_hw
->physhim
;
4550 sha_params
.unit
= unit
;
4551 sha_params
.corerev
= wlc_hw
->corerev
;
4552 sha_params
.vid
= wlc_hw
->vendorid
;
4553 sha_params
.did
= wlc_hw
->deviceid
;
4554 sha_params
.chip
= ai_get_chip_id(wlc_hw
->sih
);
4555 sha_params
.chiprev
= ai_get_chiprev(wlc_hw
->sih
);
4556 sha_params
.chippkg
= ai_get_chippkg(wlc_hw
->sih
);
4557 sha_params
.sromrev
= wlc_hw
->sromrev
;
4558 sha_params
.boardtype
= ai_get_boardtype(wlc_hw
->sih
);
4559 sha_params
.boardrev
= wlc_hw
->boardrev
;
4560 sha_params
.boardflags
= wlc_hw
->boardflags
;
4561 sha_params
.boardflags2
= wlc_hw
->boardflags2
;
4563 /* alloc and save pointer to shared phy state area */
4564 wlc_hw
->phy_sh
= wlc_phy_shared_attach(&sha_params
);
4565 if (!wlc_hw
->phy_sh
) {
4570 /* initialize software state for each core and band */
4571 for (j
= 0; j
< wlc_hw
->_nbands
; j
++) {
4573 * band0 is always 2.4Ghz
4574 * band1, if present, is 5Ghz
4577 brcms_c_setxband(wlc_hw
, j
);
4579 wlc_hw
->band
->bandunit
= j
;
4580 wlc_hw
->band
->bandtype
= j
? BRCM_BAND_5G
: BRCM_BAND_2G
;
4581 wlc
->band
->bandunit
= j
;
4582 wlc
->band
->bandtype
= j
? BRCM_BAND_5G
: BRCM_BAND_2G
;
4583 wlc
->core
->coreidx
= core
->core_index
;
4585 wlc_hw
->machwcap
= bcma_read32(core
, D11REGOFFS(machwcap
));
4586 wlc_hw
->machwcap_backup
= wlc_hw
->machwcap
;
4588 /* init tx fifo size */
4589 WARN_ON(wlc_hw
->corerev
< XMTFIFOTBL_STARTREV
||
4590 (wlc_hw
->corerev
- XMTFIFOTBL_STARTREV
) >
4591 ARRAY_SIZE(xmtfifo_sz
));
4592 wlc_hw
->xmtfifo_sz
=
4593 xmtfifo_sz
[(wlc_hw
->corerev
- XMTFIFOTBL_STARTREV
)];
4594 WARN_ON(!wlc_hw
->xmtfifo_sz
[0]);
4596 /* Get a phy for this band */
4598 wlc_phy_attach(wlc_hw
->phy_sh
, core
,
4599 wlc_hw
->band
->bandtype
,
4601 if (wlc_hw
->band
->pi
== NULL
) {
4602 wiphy_err(wiphy
, "wl%d: brcms_b_attach: wlc_phy_"
4603 "attach failed\n", unit
);
4608 wlc_phy_machwcap_set(wlc_hw
->band
->pi
, wlc_hw
->machwcap
);
4610 wlc_phy_get_phyversion(wlc_hw
->band
->pi
, &wlc_hw
->band
->phytype
,
4611 &wlc_hw
->band
->phyrev
,
4612 &wlc_hw
->band
->radioid
,
4613 &wlc_hw
->band
->radiorev
);
4614 wlc_hw
->band
->abgphy_encore
=
4615 wlc_phy_get_encore(wlc_hw
->band
->pi
);
4616 wlc
->band
->abgphy_encore
= wlc_phy_get_encore(wlc_hw
->band
->pi
);
4617 wlc_hw
->band
->core_flags
=
4618 wlc_phy_get_coreflags(wlc_hw
->band
->pi
);
4620 /* verify good phy_type & supported phy revision */
4621 if (BRCMS_ISNPHY(wlc_hw
->band
)) {
4622 if (NCONF_HAS(wlc_hw
->band
->phyrev
))
4626 } else if (BRCMS_ISLCNPHY(wlc_hw
->band
)) {
4627 if (LCNCONF_HAS(wlc_hw
->band
->phyrev
))
4633 wiphy_err(wiphy
, "wl%d: brcms_b_attach: unsupported "
4634 "phy type/rev (%d/%d)\n", unit
,
4635 wlc_hw
->band
->phytype
, wlc_hw
->band
->phyrev
);
4642 * BMAC_NOTE: wlc->band->pi should not be set below and should
4643 * be done in the high level attach. However we can not make
4644 * that change until all low level access is changed to
4645 * wlc_hw->band->pi. Instead do the wlc->band->pi init below,
4646 * keeping wlc_hw->band->pi as well for incremental update of
4647 * low level fns, and cut over low only init when all fns
4650 wlc
->band
->pi
= wlc_hw
->band
->pi
;
4651 wlc
->band
->phytype
= wlc_hw
->band
->phytype
;
4652 wlc
->band
->phyrev
= wlc_hw
->band
->phyrev
;
4653 wlc
->band
->radioid
= wlc_hw
->band
->radioid
;
4654 wlc
->band
->radiorev
= wlc_hw
->band
->radiorev
;
4655 brcms_dbg_info(core
, "wl%d: phy %u/%u radio %x/%u\n", unit
,
4656 wlc
->band
->phytype
, wlc
->band
->phyrev
,
4657 wlc
->band
->radioid
, wlc
->band
->radiorev
);
4658 /* default contention windows size limits */
4659 wlc_hw
->band
->CWmin
= APHY_CWMIN
;
4660 wlc_hw
->band
->CWmax
= PHY_CWMAX
;
4662 if (!brcms_b_attach_dmapio(wlc
, j
, wme
)) {
4668 /* disable core to match driver "down" state */
4669 brcms_c_coredisable(wlc_hw
);
4671 /* Match driver "down" state */
4672 bcma_host_pci_down(wlc_hw
->d11core
->bus
);
4674 /* turn off pll and xtal to match driver "down" state */
4675 brcms_b_xtal(wlc_hw
, OFF
);
4677 /* *******************************************************************
4678 * The hardware is in the DOWN state at this point. D11 core
4679 * or cores are in reset with clocks off, and the board PLLs
4680 * are off if possible.
4682 * Beyond this point, wlc->sbclk == false and chip registers
4683 * should not be touched.
4684 *********************************************************************
4687 /* init etheraddr state variables */
4688 brcms_c_get_macaddr(wlc_hw
, wlc_hw
->etheraddr
);
4690 if (is_broadcast_ether_addr(wlc_hw
->etheraddr
) ||
4691 is_zero_ether_addr(wlc_hw
->etheraddr
)) {
4692 wiphy_err(wiphy
, "wl%d: brcms_b_attach: bad macaddr\n",
4698 brcms_dbg_info(wlc_hw
->d11core
, "deviceid 0x%x nbands %d board 0x%x\n",
4699 wlc_hw
->deviceid
, wlc_hw
->_nbands
,
4700 ai_get_boardtype(wlc_hw
->sih
));
4705 wiphy_err(wiphy
, "wl%d: brcms_b_attach: failed with err %d\n", unit
,
4710 static bool brcms_c_attach_stf_ant_init(struct brcms_c_info
*wlc
)
4715 struct ssb_sprom
*sprom
= &wlc
->hw
->d11core
->bus
->sprom
;
4717 unit
= wlc
->pub
->unit
;
4718 bandtype
= wlc
->band
->bandtype
;
4720 /* get antennas available */
4721 if (bandtype
== BRCM_BAND_5G
)
4722 aa
= sprom
->ant_available_a
;
4724 aa
= sprom
->ant_available_bg
;
4726 if ((aa
< 1) || (aa
> 15)) {
4727 wiphy_err(wlc
->wiphy
, "wl%d: %s: Invalid antennas available in"
4728 " srom (0x%x), using 3\n", unit
, __func__
, aa
);
4732 /* reset the defaults if we have a single antenna */
4734 wlc
->stf
->ant_rx_ovr
= ANT_RX_DIV_FORCE_0
;
4735 wlc
->stf
->txant
= ANT_TX_FORCE_0
;
4736 } else if (aa
== 2) {
4737 wlc
->stf
->ant_rx_ovr
= ANT_RX_DIV_FORCE_1
;
4738 wlc
->stf
->txant
= ANT_TX_FORCE_1
;
4742 /* Compute Antenna Gain */
4743 if (bandtype
== BRCM_BAND_5G
)
4744 wlc
->band
->antgain
= sprom
->antenna_gain
.a1
;
4746 wlc
->band
->antgain
= sprom
->antenna_gain
.a0
;
4751 static void brcms_c_bss_default_init(struct brcms_c_info
*wlc
)
4754 struct brcms_band
*band
;
4755 struct brcms_bss_info
*bi
= wlc
->default_bss
;
4757 /* init default and target BSS with some sane initial values */
4758 memset(bi
, 0, sizeof(*bi
));
4759 bi
->beacon_period
= BEACON_INTERVAL_DEFAULT
;
4761 /* fill the default channel as the first valid channel
4762 * starting from the 2G channels
4764 chanspec
= ch20mhz_chspec(1);
4765 wlc
->home_chanspec
= bi
->chanspec
= chanspec
;
4767 /* find the band of our default channel */
4769 if (wlc
->pub
->_nbands
> 1 &&
4770 band
->bandunit
!= chspec_bandunit(chanspec
))
4771 band
= wlc
->bandstate
[OTHERBANDUNIT(wlc
)];
4773 /* init bss rates to the band specific default rate set */
4774 brcms_c_rateset_default(&bi
->rateset
, NULL
, band
->phytype
,
4775 band
->bandtype
, false, BRCMS_RATE_MASK_FULL
,
4776 (bool) (wlc
->pub
->_n_enab
& SUPPORT_11N
),
4777 brcms_chspec_bw(chanspec
), wlc
->stf
->txstreams
);
4779 if (wlc
->pub
->_n_enab
& SUPPORT_11N
)
4780 bi
->flags
|= BRCMS_BSS_HT
;
4783 static void brcms_c_update_mimo_band_bwcap(struct brcms_c_info
*wlc
, u8 bwcap
)
4786 struct brcms_band
*band
;
4788 for (i
= 0; i
< wlc
->pub
->_nbands
; i
++) {
4789 band
= wlc
->bandstate
[i
];
4790 if (band
->bandtype
== BRCM_BAND_5G
) {
4791 if ((bwcap
== BRCMS_N_BW_40ALL
)
4792 || (bwcap
== BRCMS_N_BW_20IN2G_40IN5G
))
4793 band
->mimo_cap_40
= true;
4795 band
->mimo_cap_40
= false;
4797 if (bwcap
== BRCMS_N_BW_40ALL
)
4798 band
->mimo_cap_40
= true;
4800 band
->mimo_cap_40
= false;
4805 static void brcms_c_timers_deinit(struct brcms_c_info
*wlc
)
4807 /* free timer state */
4809 brcms_free_timer(wlc
->wdtimer
);
4810 wlc
->wdtimer
= NULL
;
4812 if (wlc
->radio_timer
) {
4813 brcms_free_timer(wlc
->radio_timer
);
4814 wlc
->radio_timer
= NULL
;
4818 static void brcms_c_detach_module(struct brcms_c_info
*wlc
)
4821 brcms_c_antsel_detach(wlc
->asi
);
4826 brcms_c_ampdu_detach(wlc
->ampdu
);
4830 brcms_c_stf_detach(wlc
);
4836 static void brcms_b_detach(struct brcms_c_info
*wlc
)
4839 struct brcms_hw_band
*band
;
4840 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
4842 brcms_b_detach_dmapio(wlc_hw
);
4844 band
= wlc_hw
->band
;
4845 for (i
= 0; i
< wlc_hw
->_nbands
; i
++) {
4847 /* Detach this band's phy */
4848 wlc_phy_detach(band
->pi
);
4851 band
= wlc_hw
->bandstate
[OTHERBANDUNIT(wlc
)];
4854 /* Free shared phy state */
4855 kfree(wlc_hw
->phy_sh
);
4857 wlc_phy_shim_detach(wlc_hw
->physhim
);
4860 ai_detach(wlc_hw
->sih
);
4866 * Return a count of the number of driver callbacks still pending.
4868 * General policy is that brcms_c_detach can only dealloc/free software states.
4869 * It can NOT touch hardware registers since the d11core may be in reset and
4870 * clock may not be available.
4871 * One exception is sb register access, which is possible if crystal is turned
4872 * on after "down" state, driver should avoid software timer with the exception
4875 uint
brcms_c_detach(struct brcms_c_info
*wlc
)
4882 brcms_b_detach(wlc
);
4884 /* delete software timers */
4886 if (!brcms_c_radio_monitor_stop(wlc
))
4889 brcms_c_channel_mgr_detach(wlc
->cmi
);
4891 brcms_c_timers_deinit(wlc
);
4893 brcms_c_detach_module(wlc
);
4895 brcms_c_detach_mfree(wlc
);
4899 /* update state that depends on the current value of "ap" */
4900 static void brcms_c_ap_upd(struct brcms_c_info
*wlc
)
4902 /* STA-BSS; short capable */
4903 wlc
->PLCPHdr_override
= BRCMS_PLCP_SHORT
;
4906 /* Initialize just the hardware when coming out of POR or S3/S5 system states */
4907 static void brcms_b_hw_up(struct brcms_hardware
*wlc_hw
)
4909 if (wlc_hw
->wlc
->pub
->hw_up
)
4912 brcms_dbg_info(wlc_hw
->d11core
, "wl%d\n", wlc_hw
->unit
);
4915 * Enable pll and xtal, initialize the power control registers,
4916 * and force fastclock for the remainder of brcms_c_up().
4918 brcms_b_xtal(wlc_hw
, ON
);
4919 ai_clkctl_init(wlc_hw
->sih
);
4920 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
4923 * TODO: test suspend/resume
4925 * AI chip doesn't restore bar0win2 on
4926 * hibernation/resume, need sw fixup
4930 * Inform phy that a POR reset has occurred so
4931 * it does a complete phy init
4933 wlc_phy_por_inform(wlc_hw
->band
->pi
);
4935 wlc_hw
->ucode_loaded
= false;
4936 wlc_hw
->wlc
->pub
->hw_up
= true;
4938 if ((wlc_hw
->boardflags
& BFL_FEM
)
4939 && (ai_get_chip_id(wlc_hw
->sih
) == BCMA_CHIP_ID_BCM4313
)) {
4941 (wlc_hw
->boardrev
>= 0x1250
4942 && (wlc_hw
->boardflags
& BFL_FEM_BT
)))
4943 ai_epa_4313war(wlc_hw
->sih
);
4947 static int brcms_b_up_prep(struct brcms_hardware
*wlc_hw
)
4949 brcms_dbg_info(wlc_hw
->d11core
, "wl%d\n", wlc_hw
->unit
);
4952 * Enable pll and xtal, initialize the power control registers,
4953 * and force fastclock for the remainder of brcms_c_up().
4955 brcms_b_xtal(wlc_hw
, ON
);
4956 ai_clkctl_init(wlc_hw
->sih
);
4957 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
4960 * Configure pci/pcmcia here instead of in brcms_c_attach()
4961 * to allow mfg hotswap: down, hotswap (chip power cycle), up.
4963 bcma_host_pci_irq_ctl(wlc_hw
->d11core
->bus
, wlc_hw
->d11core
,
4967 * Need to read the hwradio status here to cover the case where the
4968 * system is loaded with the hw radio disabled. We do not want to
4969 * bring the driver up in this case.
4971 if (brcms_b_radio_read_hwdisabled(wlc_hw
)) {
4972 /* put SB PCI in down state again */
4973 bcma_host_pci_down(wlc_hw
->d11core
->bus
);
4974 brcms_b_xtal(wlc_hw
, OFF
);
4978 bcma_host_pci_up(wlc_hw
->d11core
->bus
);
4980 /* reset the d11 core */
4981 brcms_b_corereset(wlc_hw
, BRCMS_USE_COREFLAGS
);
4986 static int brcms_b_up_finish(struct brcms_hardware
*wlc_hw
)
4989 wlc_phy_hw_state_upd(wlc_hw
->band
->pi
, true);
4991 /* FULLY enable dynamic power control and d11 core interrupt */
4992 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_DYNAMIC
);
4993 brcms_intrson(wlc_hw
->wlc
->wl
);
4998 * Write WME tunable parameters for retransmit/max rate
4999 * from wlc struct to ucode
5001 static void brcms_c_wme_retries_write(struct brcms_c_info
*wlc
)
5005 /* Need clock to do this */
5009 for (ac
= 0; ac
< IEEE80211_NUM_ACS
; ac
++)
5010 brcms_b_write_shm(wlc
->hw
, M_AC_TXLMT_ADDR(ac
),
5011 wlc
->wme_retries
[ac
]);
5014 /* make interface operational */
5015 int brcms_c_up(struct brcms_c_info
*wlc
)
5017 struct ieee80211_channel
*ch
;
5019 brcms_dbg_info(wlc
->hw
->d11core
, "wl%d\n", wlc
->pub
->unit
);
5021 /* HW is turned off so don't try to access it */
5022 if (wlc
->pub
->hw_off
|| brcms_deviceremoved(wlc
))
5025 if (!wlc
->pub
->hw_up
) {
5026 brcms_b_hw_up(wlc
->hw
);
5027 wlc
->pub
->hw_up
= true;
5030 if ((wlc
->pub
->boardflags
& BFL_FEM
)
5031 && (ai_get_chip_id(wlc
->hw
->sih
) == BCMA_CHIP_ID_BCM4313
)) {
5032 if (wlc
->pub
->boardrev
>= 0x1250
5033 && (wlc
->pub
->boardflags
& BFL_FEM_BT
))
5034 brcms_b_mhf(wlc
->hw
, MHF5
, MHF5_4313_GPIOCTRL
,
5035 MHF5_4313_GPIOCTRL
, BRCM_BAND_ALL
);
5037 brcms_b_mhf(wlc
->hw
, MHF4
, MHF4_EXTPA_ENABLE
,
5038 MHF4_EXTPA_ENABLE
, BRCM_BAND_ALL
);
5042 * Need to read the hwradio status here to cover the case where the
5043 * system is loaded with the hw radio disabled. We do not want to bring
5044 * the driver up in this case. If radio is disabled, abort up, lower
5045 * power, start radio timer and return 0(for NDIS) don't call
5046 * radio_update to avoid looping brcms_c_up.
5048 * brcms_b_up_prep() returns either 0 or -BCME_RADIOOFF only
5050 if (!wlc
->pub
->radio_disabled
) {
5051 int status
= brcms_b_up_prep(wlc
->hw
);
5052 if (status
== -ENOMEDIUM
) {
5054 (wlc
->pub
->radio_disabled
, WL_RADIO_HW_DISABLE
)) {
5055 struct brcms_bss_cfg
*bsscfg
= wlc
->bsscfg
;
5056 mboolset(wlc
->pub
->radio_disabled
,
5057 WL_RADIO_HW_DISABLE
);
5058 if (bsscfg
->type
== BRCMS_TYPE_STATION
||
5059 bsscfg
->type
== BRCMS_TYPE_ADHOC
)
5060 brcms_err(wlc
->hw
->d11core
,
5061 "wl%d: up: rfdisable -> "
5062 "bsscfg_disable()\n",
5068 if (wlc
->pub
->radio_disabled
) {
5069 brcms_c_radio_monitor_start(wlc
);
5073 /* brcms_b_up_prep has done brcms_c_corereset(). so clk is on, set it */
5076 brcms_c_radio_monitor_stop(wlc
);
5078 /* Set EDCF hostflags */
5079 brcms_b_mhf(wlc
->hw
, MHF1
, MHF1_EDCF
, MHF1_EDCF
, BRCM_BAND_ALL
);
5081 brcms_init(wlc
->wl
);
5082 wlc
->pub
->up
= true;
5084 if (wlc
->bandinit_pending
) {
5085 ch
= wlc
->pub
->ieee_hw
->conf
.chandef
.chan
;
5086 brcms_c_suspend_mac_and_wait(wlc
);
5087 brcms_c_set_chanspec(wlc
, ch20mhz_chspec(ch
->hw_value
));
5088 wlc
->bandinit_pending
= false;
5089 brcms_c_enable_mac(wlc
);
5092 brcms_b_up_finish(wlc
->hw
);
5094 /* Program the TX wme params with the current settings */
5095 brcms_c_wme_retries_write(wlc
);
5097 /* start one second watchdog timer */
5098 brcms_add_timer(wlc
->wdtimer
, TIMER_INTERVAL_WATCHDOG
, true);
5099 wlc
->WDarmed
= true;
5101 /* ensure antenna config is up to date */
5102 brcms_c_stf_phy_txant_upd(wlc
);
5103 /* ensure LDPC config is in sync */
5104 brcms_c_ht_update_ldpc(wlc
, wlc
->stf
->ldpc
);
5109 static uint
brcms_c_down_del_timer(struct brcms_c_info
*wlc
)
5116 static int brcms_b_bmac_down_prep(struct brcms_hardware
*wlc_hw
)
5124 dev_gone
= brcms_deviceremoved(wlc_hw
->wlc
);
5126 /* disable interrupts */
5128 wlc_hw
->wlc
->macintmask
= 0;
5130 /* now disable interrupts */
5131 brcms_intrsoff(wlc_hw
->wlc
->wl
);
5133 /* ensure we're running on the pll clock again */
5134 brcms_b_clkctl_clk(wlc_hw
, BCMA_CLKMODE_FAST
);
5136 /* down phy at the last of this stage */
5137 callbacks
+= wlc_phy_down(wlc_hw
->band
->pi
);
5142 static int brcms_b_down_finish(struct brcms_hardware
*wlc_hw
)
5151 wlc_phy_hw_state_upd(wlc_hw
->band
->pi
, false);
5153 dev_gone
= brcms_deviceremoved(wlc_hw
->wlc
);
5156 wlc_hw
->sbclk
= false;
5157 wlc_hw
->clk
= false;
5158 wlc_phy_hw_clk_state_upd(wlc_hw
->band
->pi
, false);
5160 /* reclaim any posted packets */
5161 brcms_c_flushqueues(wlc_hw
->wlc
);
5164 /* Reset and disable the core */
5165 if (bcma_core_is_enabled(wlc_hw
->d11core
)) {
5166 if (bcma_read32(wlc_hw
->d11core
,
5167 D11REGOFFS(maccontrol
)) & MCTL_EN_MAC
)
5168 brcms_c_suspend_mac_and_wait(wlc_hw
->wlc
);
5169 callbacks
+= brcms_reset(wlc_hw
->wlc
->wl
);
5170 brcms_c_coredisable(wlc_hw
);
5173 /* turn off primary xtal and pll */
5174 if (!wlc_hw
->noreset
) {
5175 bcma_host_pci_down(wlc_hw
->d11core
->bus
);
5176 brcms_b_xtal(wlc_hw
, OFF
);
5184 * Mark the interface nonoperational, stop the software mechanisms,
5185 * disable the hardware, free any transient buffer state.
5186 * Return a count of the number of driver callbacks still pending.
5188 uint
brcms_c_down(struct brcms_c_info
*wlc
)
5193 bool dev_gone
= false;
5195 brcms_dbg_info(wlc
->hw
->d11core
, "wl%d\n", wlc
->pub
->unit
);
5197 /* check if we are already in the going down path */
5198 if (wlc
->going_down
) {
5199 brcms_err(wlc
->hw
->d11core
,
5200 "wl%d: %s: Driver going down so return\n",
5201 wlc
->pub
->unit
, __func__
);
5207 wlc
->going_down
= true;
5209 callbacks
+= brcms_b_bmac_down_prep(wlc
->hw
);
5211 dev_gone
= brcms_deviceremoved(wlc
);
5213 /* Call any registered down handlers */
5214 for (i
= 0; i
< BRCMS_MAXMODULES
; i
++) {
5215 if (wlc
->modulecb
[i
].down_fn
)
5217 wlc
->modulecb
[i
].down_fn(wlc
->modulecb
[i
].hdl
);
5220 /* cancel the watchdog timer */
5222 if (!brcms_del_timer(wlc
->wdtimer
))
5224 wlc
->WDarmed
= false;
5226 /* cancel all other timers */
5227 callbacks
+= brcms_c_down_del_timer(wlc
);
5229 wlc
->pub
->up
= false;
5231 wlc_phy_mute_upd(wlc
->band
->pi
, false, PHY_MUTE_ALL
);
5233 callbacks
+= brcms_b_down_finish(wlc
->hw
);
5235 /* brcms_b_down_finish has done brcms_c_coredisable(). so clk is off */
5238 wlc
->going_down
= false;
5242 /* Set the current gmode configuration */
5243 int brcms_c_set_gmode(struct brcms_c_info
*wlc
, u8 gmode
, bool config
)
5247 struct brcms_c_rateset rs
;
5248 /* Default to 54g Auto */
5249 /* Advertise and use shortslot (-1/0/1 Auto/Off/On) */
5250 s8 shortslot
= BRCMS_SHORTSLOT_AUTO
;
5251 bool shortslot_restrict
= false; /* Restrict association to stations
5252 * that support shortslot
5254 bool ofdm_basic
= false; /* Make 6, 12, and 24 basic rates */
5255 /* Advertise and use short preambles (-1/0/1 Auto/Off/On) */
5256 int preamble
= BRCMS_PLCP_LONG
;
5257 bool preamble_restrict
= false; /* Restrict association to stations
5258 * that support short preambles
5260 struct brcms_band
*band
;
5262 /* if N-support is enabled, allow Gmode set as long as requested
5263 * Gmode is not GMODE_LEGACY_B
5265 if ((wlc
->pub
->_n_enab
& SUPPORT_11N
) && gmode
== GMODE_LEGACY_B
)
5268 /* verify that we are dealing with 2G band and grab the band pointer */
5269 if (wlc
->band
->bandtype
== BRCM_BAND_2G
)
5271 else if ((wlc
->pub
->_nbands
> 1) &&
5272 (wlc
->bandstate
[OTHERBANDUNIT(wlc
)]->bandtype
== BRCM_BAND_2G
))
5273 band
= wlc
->bandstate
[OTHERBANDUNIT(wlc
)];
5277 /* update configuration value */
5279 brcms_c_protection_upd(wlc
, BRCMS_PROT_G_USER
, gmode
);
5281 /* Clear rateset override */
5282 memset(&rs
, 0, sizeof(rs
));
5285 case GMODE_LEGACY_B
:
5286 shortslot
= BRCMS_SHORTSLOT_OFF
;
5287 brcms_c_rateset_copy(&gphy_legacy_rates
, &rs
);
5295 /* Accept defaults */
5300 preamble
= BRCMS_PLCP_SHORT
;
5301 preamble_restrict
= true;
5304 case GMODE_PERFORMANCE
:
5305 shortslot
= BRCMS_SHORTSLOT_ON
;
5306 shortslot_restrict
= true;
5308 preamble
= BRCMS_PLCP_SHORT
;
5309 preamble_restrict
= true;
5314 brcms_err(wlc
->hw
->d11core
, "wl%d: %s: invalid gmode %d\n",
5315 wlc
->pub
->unit
, __func__
, gmode
);
5319 band
->gmode
= gmode
;
5321 wlc
->shortslot_override
= shortslot
;
5323 /* Use the default 11g rateset */
5325 brcms_c_rateset_copy(&cck_ofdm_rates
, &rs
);
5328 for (i
= 0; i
< rs
.count
; i
++) {
5329 if (rs
.rates
[i
] == BRCM_RATE_6M
5330 || rs
.rates
[i
] == BRCM_RATE_12M
5331 || rs
.rates
[i
] == BRCM_RATE_24M
)
5332 rs
.rates
[i
] |= BRCMS_RATE_FLAG
;
5336 /* Set default bss rateset */
5337 wlc
->default_bss
->rateset
.count
= rs
.count
;
5338 memcpy(wlc
->default_bss
->rateset
.rates
, rs
.rates
,
5339 sizeof(wlc
->default_bss
->rateset
.rates
));
5344 int brcms_c_set_nmode(struct brcms_c_info
*wlc
)
5349 if (wlc
->stf
->txstreams
== WL_11N_3x3
)
5354 /* force GMODE_AUTO if NMODE is ON */
5355 brcms_c_set_gmode(wlc
, GMODE_AUTO
, true);
5356 if (nmode
== WL_11N_3x3
)
5357 wlc
->pub
->_n_enab
= SUPPORT_HT
;
5359 wlc
->pub
->_n_enab
= SUPPORT_11N
;
5360 wlc
->default_bss
->flags
|= BRCMS_BSS_HT
;
5361 /* add the mcs rates to the default and hw ratesets */
5362 brcms_c_rateset_mcs_build(&wlc
->default_bss
->rateset
,
5363 wlc
->stf
->txstreams
);
5364 for (i
= 0; i
< wlc
->pub
->_nbands
; i
++)
5365 memcpy(wlc
->bandstate
[i
]->hw_rateset
.mcs
,
5366 wlc
->default_bss
->rateset
.mcs
, MCSSET_LEN
);
5372 brcms_c_set_internal_rateset(struct brcms_c_info
*wlc
,
5373 struct brcms_c_rateset
*rs_arg
)
5375 struct brcms_c_rateset rs
, new;
5378 memcpy(&rs
, rs_arg
, sizeof(struct brcms_c_rateset
));
5380 /* check for bad count value */
5381 if ((rs
.count
== 0) || (rs
.count
> BRCMS_NUMRATES
))
5384 /* try the current band */
5385 bandunit
= wlc
->band
->bandunit
;
5386 memcpy(&new, &rs
, sizeof(struct brcms_c_rateset
));
5387 if (brcms_c_rate_hwrs_filter_sort_validate
5388 (&new, &wlc
->bandstate
[bandunit
]->hw_rateset
, true,
5389 wlc
->stf
->txstreams
))
5392 /* try the other band */
5393 if (brcms_is_mband_unlocked(wlc
)) {
5394 bandunit
= OTHERBANDUNIT(wlc
);
5395 memcpy(&new, &rs
, sizeof(struct brcms_c_rateset
));
5396 if (brcms_c_rate_hwrs_filter_sort_validate(&new,
5398 bandstate
[bandunit
]->
5400 wlc
->stf
->txstreams
))
5407 /* apply new rateset */
5408 memcpy(&wlc
->default_bss
->rateset
, &new,
5409 sizeof(struct brcms_c_rateset
));
5410 memcpy(&wlc
->bandstate
[bandunit
]->defrateset
, &new,
5411 sizeof(struct brcms_c_rateset
));
5415 static void brcms_c_ofdm_rateset_war(struct brcms_c_info
*wlc
)
5420 if (wlc
->pub
->associated
)
5421 r
= wlc
->bsscfg
->current_bss
->rateset
.rates
[0];
5423 r
= wlc
->default_bss
->rateset
.rates
[0];
5425 wlc_phy_ofdm_rateset_war(wlc
->band
->pi
, war
);
5428 int brcms_c_set_channel(struct brcms_c_info
*wlc
, u16 channel
)
5430 u16 chspec
= ch20mhz_chspec(channel
);
5432 if (channel
< 0 || channel
> MAXCHANNEL
)
5435 if (!brcms_c_valid_chanspec_db(wlc
->cmi
, chspec
))
5439 if (!wlc
->pub
->up
&& brcms_is_mband_unlocked(wlc
)) {
5440 if (wlc
->band
->bandunit
!= chspec_bandunit(chspec
))
5441 wlc
->bandinit_pending
= true;
5443 wlc
->bandinit_pending
= false;
5446 wlc
->default_bss
->chanspec
= chspec
;
5447 /* brcms_c_BSSinit() will sanitize the rateset before
5449 if (wlc
->pub
->up
&& (wlc_phy_chanspec_get(wlc
->band
->pi
) != chspec
)) {
5450 brcms_c_set_home_chanspec(wlc
, chspec
);
5451 brcms_c_suspend_mac_and_wait(wlc
);
5452 brcms_c_set_chanspec(wlc
, chspec
);
5453 brcms_c_enable_mac(wlc
);
5458 int brcms_c_set_rate_limit(struct brcms_c_info
*wlc
, u16 srl
, u16 lrl
)
5462 if (srl
< 1 || srl
> RETRY_SHORT_MAX
||
5463 lrl
< 1 || lrl
> RETRY_SHORT_MAX
)
5469 brcms_b_retrylimit_upd(wlc
->hw
, wlc
->SRL
, wlc
->LRL
);
5471 for (ac
= 0; ac
< IEEE80211_NUM_ACS
; ac
++) {
5472 wlc
->wme_retries
[ac
] = SFIELD(wlc
->wme_retries
[ac
],
5473 EDCF_SHORT
, wlc
->SRL
);
5474 wlc
->wme_retries
[ac
] = SFIELD(wlc
->wme_retries
[ac
],
5475 EDCF_LONG
, wlc
->LRL
);
5477 brcms_c_wme_retries_write(wlc
);
5482 void brcms_c_get_current_rateset(struct brcms_c_info
*wlc
,
5483 struct brcm_rateset
*currs
)
5485 struct brcms_c_rateset
*rs
;
5487 if (wlc
->pub
->associated
)
5488 rs
= &wlc
->bsscfg
->current_bss
->rateset
;
5490 rs
= &wlc
->default_bss
->rateset
;
5492 /* Copy only legacy rateset section */
5493 currs
->count
= rs
->count
;
5494 memcpy(&currs
->rates
, &rs
->rates
, rs
->count
);
5497 int brcms_c_set_rateset(struct brcms_c_info
*wlc
, struct brcm_rateset
*rs
)
5499 struct brcms_c_rateset internal_rs
;
5502 if (rs
->count
> BRCMS_NUMRATES
)
5505 memset(&internal_rs
, 0, sizeof(internal_rs
));
5507 /* Copy only legacy rateset section */
5508 internal_rs
.count
= rs
->count
;
5509 memcpy(&internal_rs
.rates
, &rs
->rates
, internal_rs
.count
);
5511 /* merge rateset coming in with the current mcsset */
5512 if (wlc
->pub
->_n_enab
& SUPPORT_11N
) {
5513 struct brcms_bss_info
*mcsset_bss
;
5514 if (wlc
->pub
->associated
)
5515 mcsset_bss
= wlc
->bsscfg
->current_bss
;
5517 mcsset_bss
= wlc
->default_bss
;
5518 memcpy(internal_rs
.mcs
, &mcsset_bss
->rateset
.mcs
[0],
5522 bcmerror
= brcms_c_set_internal_rateset(wlc
, &internal_rs
);
5524 brcms_c_ofdm_rateset_war(wlc
);
5529 static void brcms_c_time_lock(struct brcms_c_info
*wlc
)
5531 bcma_set32(wlc
->hw
->d11core
, D11REGOFFS(maccontrol
), MCTL_TBTTHOLD
);
5532 /* Commit the write */
5533 bcma_read32(wlc
->hw
->d11core
, D11REGOFFS(maccontrol
));
5536 static void brcms_c_time_unlock(struct brcms_c_info
*wlc
)
5538 bcma_mask32(wlc
->hw
->d11core
, D11REGOFFS(maccontrol
), ~MCTL_TBTTHOLD
);
5539 /* Commit the write */
5540 bcma_read32(wlc
->hw
->d11core
, D11REGOFFS(maccontrol
));
5543 int brcms_c_set_beacon_period(struct brcms_c_info
*wlc
, u16 period
)
5550 wlc
->default_bss
->beacon_period
= period
;
5552 bcnint_us
= period
<< 10;
5553 brcms_c_time_lock(wlc
);
5554 bcma_write32(wlc
->hw
->d11core
, D11REGOFFS(tsf_cfprep
),
5555 (bcnint_us
<< CFPREP_CBI_SHIFT
));
5556 bcma_write32(wlc
->hw
->d11core
, D11REGOFFS(tsf_cfpstart
), bcnint_us
);
5557 brcms_c_time_unlock(wlc
);
5562 u16
brcms_c_get_phy_type(struct brcms_c_info
*wlc
, int phyidx
)
5564 return wlc
->band
->phytype
;
5567 void brcms_c_set_shortslot_override(struct brcms_c_info
*wlc
, s8 sslot_override
)
5569 wlc
->shortslot_override
= sslot_override
;
5572 * shortslot is an 11g feature, so no more work if we are
5573 * currently on the 5G band
5575 if (wlc
->band
->bandtype
== BRCM_BAND_5G
)
5578 if (wlc
->pub
->up
&& wlc
->pub
->associated
) {
5579 /* let watchdog or beacon processing update shortslot */
5580 } else if (wlc
->pub
->up
) {
5581 /* unassociated shortslot is off */
5582 brcms_c_switch_shortslot(wlc
, false);
5584 /* driver is down, so just update the brcms_c_info
5586 if (wlc
->shortslot_override
== BRCMS_SHORTSLOT_AUTO
)
5587 wlc
->shortslot
= false;
5590 (wlc
->shortslot_override
==
5591 BRCMS_SHORTSLOT_ON
);
5596 * register watchdog and down handlers.
5598 int brcms_c_module_register(struct brcms_pub
*pub
,
5599 const char *name
, struct brcms_info
*hdl
,
5600 int (*d_fn
)(void *handle
))
5602 struct brcms_c_info
*wlc
= (struct brcms_c_info
*) pub
->wlc
;
5605 /* find an empty entry and just add, no duplication check! */
5606 for (i
= 0; i
< BRCMS_MAXMODULES
; i
++) {
5607 if (wlc
->modulecb
[i
].name
[0] == '\0') {
5608 strncpy(wlc
->modulecb
[i
].name
, name
,
5609 sizeof(wlc
->modulecb
[i
].name
) - 1);
5610 wlc
->modulecb
[i
].hdl
= hdl
;
5611 wlc
->modulecb
[i
].down_fn
= d_fn
;
5619 /* unregister module callbacks */
5620 int brcms_c_module_unregister(struct brcms_pub
*pub
, const char *name
,
5621 struct brcms_info
*hdl
)
5623 struct brcms_c_info
*wlc
= (struct brcms_c_info
*) pub
->wlc
;
5629 for (i
= 0; i
< BRCMS_MAXMODULES
; i
++) {
5630 if (!strcmp(wlc
->modulecb
[i
].name
, name
) &&
5631 (wlc
->modulecb
[i
].hdl
== hdl
)) {
5632 memset(&wlc
->modulecb
[i
], 0, sizeof(wlc
->modulecb
[i
]));
5637 /* table not found! */
5641 static bool brcms_c_chipmatch_pci(struct bcma_device
*core
)
5643 struct pci_dev
*pcidev
= core
->bus
->host_pci
;
5644 u16 vendor
= pcidev
->vendor
;
5645 u16 device
= pcidev
->device
;
5647 if (vendor
!= PCI_VENDOR_ID_BROADCOM
) {
5648 pr_err("unknown vendor id %04x\n", vendor
);
5652 if (device
== BCM43224_D11N_ID_VEN1
|| device
== BCM43224_CHIP_ID
)
5654 if ((device
== BCM43224_D11N_ID
) || (device
== BCM43225_D11N2G_ID
))
5656 if (device
== BCM4313_D11N2G_ID
|| device
== BCM4313_CHIP_ID
)
5658 if ((device
== BCM43236_D11N_ID
) || (device
== BCM43236_D11N2G_ID
))
5661 pr_err("unknown device id %04x\n", device
);
5665 static bool brcms_c_chipmatch_soc(struct bcma_device
*core
)
5667 struct bcma_chipinfo
*chipinfo
= &core
->bus
->chipinfo
;
5669 if (chipinfo
->id
== BCMA_CHIP_ID_BCM4716
)
5672 pr_err("unknown chip id %04x\n", chipinfo
->id
);
5676 bool brcms_c_chipmatch(struct bcma_device
*core
)
5678 switch (core
->bus
->hosttype
) {
5679 case BCMA_HOSTTYPE_PCI
:
5680 return brcms_c_chipmatch_pci(core
);
5681 case BCMA_HOSTTYPE_SOC
:
5682 return brcms_c_chipmatch_soc(core
);
5684 pr_err("unknown host type: %i\n", core
->bus
->hosttype
);
5689 u16
brcms_b_rate_shm_offset(struct brcms_hardware
*wlc_hw
, u8 rate
)
5694 /* get the phy specific rate encoding for the PLCP SIGNAL field */
5695 if (is_ofdm_rate(rate
))
5696 table_ptr
= M_RT_DIRMAP_A
;
5698 table_ptr
= M_RT_DIRMAP_B
;
5700 /* for a given rate, the LS-nibble of the PLCP SIGNAL field is
5701 * the index into the rate table.
5703 phy_rate
= rate_info
[rate
] & BRCMS_RATE_MASK
;
5704 index
= phy_rate
& 0xf;
5706 /* Find the SHM pointer to the rate table entry by looking in the
5709 return 2 * brcms_b_read_shm(wlc_hw
, table_ptr
+ (index
* 2));
5713 * bcmc_fid_generate:
5714 * Generate frame ID for a BCMC packet. The frag field is not used
5715 * for MC frames so is used as part of the sequence number.
5718 bcmc_fid_generate(struct brcms_c_info
*wlc
, struct brcms_bss_cfg
*bsscfg
,
5723 frameid
= le16_to_cpu(txh
->TxFrameID
) & ~(TXFID_SEQ_MASK
|
5727 mc_fid_counter
++) << TXFID_SEQ_SHIFT
) & TXFID_SEQ_MASK
) |
5734 brcms_c_calc_ack_time(struct brcms_c_info
*wlc
, u32 rspec
,
5740 * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
5741 * is less than or equal to the rate of the immediately previous
5744 rspec
= brcms_basic_rate(wlc
, rspec
);
5745 /* ACK frame len == 14 == 2(fc) + 2(dur) + 6(ra) + 4(fcs) */
5747 brcms_c_calc_frame_time(wlc
, rspec
, preamble_type
,
5748 (DOT11_ACK_LEN
+ FCS_LEN
));
5753 brcms_c_calc_cts_time(struct brcms_c_info
*wlc
, u32 rspec
,
5756 return brcms_c_calc_ack_time(wlc
, rspec
, preamble_type
);
5760 brcms_c_calc_ba_time(struct brcms_c_info
*wlc
, u32 rspec
,
5764 * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
5765 * is less than or equal to the rate of the immediately previous
5768 rspec
= brcms_basic_rate(wlc
, rspec
);
5769 /* BA len == 32 == 16(ctl hdr) + 4(ba len) + 8(bitmap) + 4(fcs) */
5770 return brcms_c_calc_frame_time(wlc
, rspec
, preamble_type
,
5771 (DOT11_BA_LEN
+ DOT11_BA_BITMAP_LEN
+
5775 /* brcms_c_compute_frame_dur()
5777 * Calculate the 802.11 MAC header DUR field for MPDU
5778 * DUR for a single frame = 1 SIFS + 1 ACK
5779 * DUR for a frame with following frags = 3 SIFS + 2 ACK + next frag time
5781 * rate MPDU rate in unit of 500kbps
5782 * next_frag_len next MPDU length in bytes
5783 * preamble_type use short/GF or long/MM PLCP header
5786 brcms_c_compute_frame_dur(struct brcms_c_info
*wlc
, u32 rate
,
5787 u8 preamble_type
, uint next_frag_len
)
5791 sifs
= get_sifs(wlc
->band
);
5794 dur
+= (u16
) brcms_c_calc_ack_time(wlc
, rate
, preamble_type
);
5796 if (next_frag_len
) {
5797 /* Double the current DUR to get 2 SIFS + 2 ACKs */
5799 /* add another SIFS and the frag time */
5802 (u16
) brcms_c_calc_frame_time(wlc
, rate
, preamble_type
,
5808 /* The opposite of brcms_c_calc_frame_time */
5810 brcms_c_calc_frame_len(struct brcms_c_info
*wlc
, u32 ratespec
,
5811 u8 preamble_type
, uint dur
)
5813 uint nsyms
, mac_len
, Ndps
, kNdps
;
5814 uint rate
= rspec2rate(ratespec
);
5816 if (is_mcs_rate(ratespec
)) {
5817 uint mcs
= ratespec
& RSPEC_RATE_MASK
;
5818 int tot_streams
= mcs_2_txstreams(mcs
) + rspec_stc(ratespec
);
5819 dur
-= PREN_PREAMBLE
+ (tot_streams
* PREN_PREAMBLE_EXT
);
5820 /* payload calculation matches that of regular ofdm */
5821 if (wlc
->band
->bandtype
== BRCM_BAND_2G
)
5822 dur
-= DOT11_OFDM_SIGNAL_EXTENSION
;
5823 /* kNdbps = kbps * 4 */
5824 kNdps
= mcs_2_rate(mcs
, rspec_is40mhz(ratespec
),
5825 rspec_issgi(ratespec
)) * 4;
5826 nsyms
= dur
/ APHY_SYMBOL_TIME
;
5829 ((APHY_SERVICE_NBITS
+ APHY_TAIL_NBITS
) * 1000)) / 8000;
5830 } else if (is_ofdm_rate(ratespec
)) {
5831 dur
-= APHY_PREAMBLE_TIME
;
5832 dur
-= APHY_SIGNAL_TIME
;
5833 /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
5835 nsyms
= dur
/ APHY_SYMBOL_TIME
;
5838 (APHY_SERVICE_NBITS
+ APHY_TAIL_NBITS
)) / 8;
5840 if (preamble_type
& BRCMS_SHORT_PREAMBLE
)
5841 dur
-= BPHY_PLCP_SHORT_TIME
;
5843 dur
-= BPHY_PLCP_TIME
;
5844 mac_len
= dur
* rate
;
5845 /* divide out factor of 2 in rate (1/2 mbps) */
5846 mac_len
= mac_len
/ 8 / 2;
5852 * Return true if the specified rate is supported by the specified band.
5853 * BRCM_BAND_AUTO indicates the current band.
5855 static bool brcms_c_valid_rate(struct brcms_c_info
*wlc
, u32 rspec
, int band
,
5858 struct brcms_c_rateset
*hw_rateset
;
5861 if ((band
== BRCM_BAND_AUTO
) || (band
== wlc
->band
->bandtype
))
5862 hw_rateset
= &wlc
->band
->hw_rateset
;
5863 else if (wlc
->pub
->_nbands
> 1)
5864 hw_rateset
= &wlc
->bandstate
[OTHERBANDUNIT(wlc
)]->hw_rateset
;
5866 /* other band specified and we are a single band device */
5869 /* check if this is a mimo rate */
5870 if (is_mcs_rate(rspec
)) {
5871 if ((rspec
& RSPEC_RATE_MASK
) >= MCS_TABLE_SIZE
)
5874 return isset(hw_rateset
->mcs
, (rspec
& RSPEC_RATE_MASK
));
5877 for (i
= 0; i
< hw_rateset
->count
; i
++)
5878 if (hw_rateset
->rates
[i
] == rspec2rate(rspec
))
5882 brcms_err(wlc
->hw
->d11core
, "wl%d: valid_rate: rate spec 0x%x "
5883 "not in hw_rateset\n", wlc
->pub
->unit
, rspec
);
5889 mac80211_wlc_set_nrate(struct brcms_c_info
*wlc
, struct brcms_band
*cur_band
,
5892 struct bcma_device
*core
= wlc
->hw
->d11core
;
5893 u8 stf
= (int_val
& NRATE_STF_MASK
) >> NRATE_STF_SHIFT
;
5894 u8 rate
= int_val
& NRATE_RATE_MASK
;
5896 bool ismcs
= ((int_val
& NRATE_MCS_INUSE
) == NRATE_MCS_INUSE
);
5897 bool issgi
= ((int_val
& NRATE_SGI_MASK
) >> NRATE_SGI_SHIFT
);
5898 bool override_mcs_only
= ((int_val
& NRATE_OVERRIDE_MCS_ONLY
)
5899 == NRATE_OVERRIDE_MCS_ONLY
);
5905 /* validate the combination of rate/mcs/stf is allowed */
5906 if ((wlc
->pub
->_n_enab
& SUPPORT_11N
) && ismcs
) {
5907 /* mcs only allowed when nmode */
5908 if (stf
> PHY_TXC1_MODE_SDM
) {
5909 brcms_err(core
, "wl%d: %s: Invalid stf\n",
5910 wlc
->pub
->unit
, __func__
);
5915 /* mcs 32 is a special case, DUP mode 40 only */
5917 if (!CHSPEC_IS40(wlc
->home_chanspec
) ||
5918 ((stf
!= PHY_TXC1_MODE_SISO
)
5919 && (stf
!= PHY_TXC1_MODE_CDD
))) {
5920 brcms_err(core
, "wl%d: %s: Invalid mcs 32\n",
5921 wlc
->pub
->unit
, __func__
);
5925 /* mcs > 7 must use stf SDM */
5926 } else if (rate
> HIGHEST_SINGLE_STREAM_MCS
) {
5927 /* mcs > 7 must use stf SDM */
5928 if (stf
!= PHY_TXC1_MODE_SDM
) {
5929 brcms_dbg_mac80211(core
, "wl%d: enabling "
5930 "SDM mode for mcs %d\n",
5931 wlc
->pub
->unit
, rate
);
5932 stf
= PHY_TXC1_MODE_SDM
;
5936 * MCS 0-7 may use SISO, CDD, and for
5939 if ((stf
> PHY_TXC1_MODE_STBC
) ||
5940 (!BRCMS_STBC_CAP_PHY(wlc
)
5941 && (stf
== PHY_TXC1_MODE_STBC
))) {
5942 brcms_err(core
, "wl%d: %s: Invalid STBC\n",
5943 wlc
->pub
->unit
, __func__
);
5948 } else if (is_ofdm_rate(rate
)) {
5949 if ((stf
!= PHY_TXC1_MODE_CDD
) && (stf
!= PHY_TXC1_MODE_SISO
)) {
5950 brcms_err(core
, "wl%d: %s: Invalid OFDM\n",
5951 wlc
->pub
->unit
, __func__
);
5955 } else if (is_cck_rate(rate
)) {
5956 if ((cur_band
->bandtype
!= BRCM_BAND_2G
)
5957 || (stf
!= PHY_TXC1_MODE_SISO
)) {
5958 brcms_err(core
, "wl%d: %s: Invalid CCK\n",
5959 wlc
->pub
->unit
, __func__
);
5964 brcms_err(core
, "wl%d: %s: Unknown rate type\n",
5965 wlc
->pub
->unit
, __func__
);
5969 /* make sure multiple antennae are available for non-siso rates */
5970 if ((stf
!= PHY_TXC1_MODE_SISO
) && (wlc
->stf
->txstreams
== 1)) {
5971 brcms_err(core
, "wl%d: %s: SISO antenna but !SISO "
5972 "request\n", wlc
->pub
->unit
, __func__
);
5979 rspec
|= RSPEC_MIMORATE
;
5980 /* For STBC populate the STC field of the ratespec */
5981 if (stf
== PHY_TXC1_MODE_STBC
) {
5983 stc
= 1; /* Nss for single stream is always 1 */
5984 rspec
|= (stc
<< RSPEC_STC_SHIFT
);
5988 rspec
|= (stf
<< RSPEC_STF_SHIFT
);
5990 if (override_mcs_only
)
5991 rspec
|= RSPEC_OVERRIDE_MCS_ONLY
;
5994 rspec
|= RSPEC_SHORT_GI
;
5997 && !brcms_c_valid_rate(wlc
, rspec
, cur_band
->bandtype
, true))
6006 * Compute PLCP, but only requires actual rate and length of pkt.
6007 * Rate is given in the driver standard multiple of 500 kbps.
6008 * le is set for 11 Mbps rate if necessary.
6009 * Broken out for PRQ.
6012 static void brcms_c_cck_plcp_set(struct brcms_c_info
*wlc
, int rate_500
,
6013 uint length
, u8
*plcp
)
6026 usec
= (length
<< 4) / 11;
6027 if ((length
<< 4) - (usec
* 11) > 0)
6031 usec
= (length
<< 3) / 11;
6032 if ((length
<< 3) - (usec
* 11) > 0) {
6034 if ((usec
* 11) - (length
<< 3) >= 8)
6035 le
= D11B_PLCP_SIGNAL_LE
;
6040 brcms_err(wlc
->hw
->d11core
,
6041 "brcms_c_cck_plcp_set: unsupported rate %d\n",
6043 rate_500
= BRCM_RATE_1M
;
6047 /* PLCP signal byte */
6048 plcp
[0] = rate_500
* 5; /* r (500kbps) * 5 == r (100kbps) */
6049 /* PLCP service byte */
6050 plcp
[1] = (u8
) (le
| D11B_PLCP_SIGNAL_LOCKED
);
6051 /* PLCP length u16, little endian */
6052 plcp
[2] = usec
& 0xff;
6053 plcp
[3] = (usec
>> 8) & 0xff;
6059 /* Rate: 802.11 rate code, length: PSDU length in octets */
6060 static void brcms_c_compute_mimo_plcp(u32 rspec
, uint length
, u8
*plcp
)
6062 u8 mcs
= (u8
) (rspec
& RSPEC_RATE_MASK
);
6064 if (rspec_is40mhz(rspec
) || (mcs
== 32))
6065 plcp
[0] |= MIMO_PLCP_40MHZ
;
6066 BRCMS_SET_MIMO_PLCP_LEN(plcp
, length
);
6067 plcp
[3] = rspec_mimoplcp3(rspec
); /* rspec already holds this byte */
6068 plcp
[3] |= 0x7; /* set smoothing, not sounding ppdu & reserved */
6069 plcp
[4] = 0; /* number of extension spatial streams bit 0 & 1 */
6073 /* Rate: 802.11 rate code, length: PSDU length in octets */
6075 brcms_c_compute_ofdm_plcp(u32 rspec
, u32 length
, u8
*plcp
)
6079 int rate
= rspec2rate(rspec
);
6082 * encode rate per 802.11a-1999 sec 17.3.4.1, with lsb
6085 rate_signal
= rate_info
[rate
] & BRCMS_RATE_MASK
;
6086 memset(plcp
, 0, D11_PHY_HDR_LEN
);
6087 D11A_PHY_HDR_SRATE((struct ofdm_phy_hdr
*) plcp
, rate_signal
);
6089 tmp
= (length
& 0xfff) << 5;
6090 plcp
[2] |= (tmp
>> 16) & 0xff;
6091 plcp
[1] |= (tmp
>> 8) & 0xff;
6092 plcp
[0] |= tmp
& 0xff;
6095 /* Rate: 802.11 rate code, length: PSDU length in octets */
6096 static void brcms_c_compute_cck_plcp(struct brcms_c_info
*wlc
, u32 rspec
,
6097 uint length
, u8
*plcp
)
6099 int rate
= rspec2rate(rspec
);
6101 brcms_c_cck_plcp_set(wlc
, rate
, length
, plcp
);
6105 brcms_c_compute_plcp(struct brcms_c_info
*wlc
, u32 rspec
,
6106 uint length
, u8
*plcp
)
6108 if (is_mcs_rate(rspec
))
6109 brcms_c_compute_mimo_plcp(rspec
, length
, plcp
);
6110 else if (is_ofdm_rate(rspec
))
6111 brcms_c_compute_ofdm_plcp(rspec
, length
, plcp
);
6113 brcms_c_compute_cck_plcp(wlc
, rspec
, length
, plcp
);
6116 /* brcms_c_compute_rtscts_dur()
6118 * Calculate the 802.11 MAC header DUR field for an RTS or CTS frame
6119 * DUR for normal RTS/CTS w/ frame = 3 SIFS + 1 CTS + next frame time + 1 ACK
6120 * DUR for CTS-TO-SELF w/ frame = 2 SIFS + next frame time + 1 ACK
6122 * cts cts-to-self or rts/cts
6123 * rts_rate rts or cts rate in unit of 500kbps
6124 * rate next MPDU rate in unit of 500kbps
6125 * frame_len next MPDU frame length in bytes
6128 brcms_c_compute_rtscts_dur(struct brcms_c_info
*wlc
, bool cts_only
,
6130 u32 frame_rate
, u8 rts_preamble_type
,
6131 u8 frame_preamble_type
, uint frame_len
, bool ba
)
6135 sifs
= get_sifs(wlc
->band
);
6141 (u16
) brcms_c_calc_cts_time(wlc
, rts_rate
,
6149 (u16
) brcms_c_calc_frame_time(wlc
, frame_rate
, frame_preamble_type
,
6153 (u16
) brcms_c_calc_ba_time(wlc
, frame_rate
,
6154 BRCMS_SHORT_PREAMBLE
);
6157 (u16
) brcms_c_calc_ack_time(wlc
, frame_rate
,
6158 frame_preamble_type
);
6162 static u16
brcms_c_phytxctl1_calc(struct brcms_c_info
*wlc
, u32 rspec
)
6167 if (BRCMS_ISLCNPHY(wlc
->band
)) {
6168 bw
= PHY_TXC1_BW_20MHZ
;
6170 bw
= rspec_get_bw(rspec
);
6171 /* 10Mhz is not supported yet */
6172 if (bw
< PHY_TXC1_BW_20MHZ
) {
6173 brcms_err(wlc
->hw
->d11core
, "phytxctl1_calc: bw %d is "
6174 "not supported yet, set to 20L\n", bw
);
6175 bw
= PHY_TXC1_BW_20MHZ
;
6179 if (is_mcs_rate(rspec
)) {
6180 uint mcs
= rspec
& RSPEC_RATE_MASK
;
6182 /* bw, stf, coding-type is part of rspec_phytxbyte2 returns */
6183 phyctl1
= rspec_phytxbyte2(rspec
);
6184 /* set the upper byte of phyctl1 */
6185 phyctl1
|= (mcs_table
[mcs
].tx_phy_ctl3
<< 8);
6186 } else if (is_cck_rate(rspec
) && !BRCMS_ISLCNPHY(wlc
->band
)
6187 && !BRCMS_ISSSLPNPHY(wlc
->band
)) {
6189 * In CCK mode LPPHY overloads OFDM Modulation bits with CCK
6190 * Data Rate. Eventually MIMOPHY would also be converted to
6193 /* 0 = 1Mbps; 1 = 2Mbps; 2 = 5.5Mbps; 3 = 11Mbps */
6194 phyctl1
= (bw
| (rspec_stf(rspec
) << PHY_TXC1_MODE_SHIFT
));
6195 } else { /* legacy OFDM/CCK */
6197 /* get the phyctl byte from rate phycfg table */
6198 phycfg
= brcms_c_rate_legacy_phyctl(rspec2rate(rspec
));
6200 brcms_err(wlc
->hw
->d11core
, "phytxctl1_calc: wrong "
6201 "legacy OFDM/CCK rate\n");
6204 /* set the upper byte of phyctl1 */
6206 (bw
| (phycfg
<< 8) |
6207 (rspec_stf(rspec
) << PHY_TXC1_MODE_SHIFT
));
6213 * Add struct d11txh, struct cck_phy_hdr.
6215 * 'p' data must start with 802.11 MAC header
6216 * 'p' must allow enough bytes of local headers to be "pushed" onto the packet
6218 * headroom == D11_PHY_HDR_LEN + D11_TXH_LEN (D11_TXH_LEN is now 104 bytes)
6222 brcms_c_d11hdrs_mac80211(struct brcms_c_info
*wlc
, struct ieee80211_hw
*hw
,
6223 struct sk_buff
*p
, struct scb
*scb
, uint frag
,
6224 uint nfrags
, uint queue
, uint next_frag_len
)
6226 struct ieee80211_hdr
*h
;
6228 u8
*plcp
, plcp_fallback
[D11_PHY_HDR_LEN
];
6229 int len
, phylen
, rts_phylen
;
6230 u16 mch
, phyctl
, xfts
, mainrates
;
6231 u16 seq
= 0, mcl
= 0, status
= 0, frameid
= 0;
6232 u32 rspec
[2] = { BRCM_RATE_1M
, BRCM_RATE_1M
};
6233 u32 rts_rspec
[2] = { BRCM_RATE_1M
, BRCM_RATE_1M
};
6234 bool use_rts
= false;
6235 bool use_cts
= false;
6236 bool use_rifs
= false;
6237 bool short_preamble
[2] = { false, false };
6238 u8 preamble_type
[2] = { BRCMS_LONG_PREAMBLE
, BRCMS_LONG_PREAMBLE
};
6239 u8 rts_preamble_type
[2] = { BRCMS_LONG_PREAMBLE
, BRCMS_LONG_PREAMBLE
};
6240 u8
*rts_plcp
, rts_plcp_fallback
[D11_PHY_HDR_LEN
];
6241 struct ieee80211_rts
*rts
= NULL
;
6244 bool hwtkmic
= false;
6245 u16 mimo_ctlchbw
= PHY_TXC1_BW_20MHZ
;
6246 #define ANTCFG_NONE 0xFF
6247 u8 antcfg
= ANTCFG_NONE
;
6248 u8 fbantcfg
= ANTCFG_NONE
;
6249 uint phyctl1_stf
= 0;
6251 struct ieee80211_tx_rate
*txrate
[2];
6253 struct ieee80211_tx_info
*tx_info
;
6256 u8 mimo_preamble_type
;
6258 /* locate 802.11 MAC header */
6259 h
= (struct ieee80211_hdr
*)(p
->data
);
6260 qos
= ieee80211_is_data_qos(h
->frame_control
);
6262 /* compute length of frame in bytes for use in PLCP computations */
6264 phylen
= len
+ FCS_LEN
;
6267 tx_info
= IEEE80211_SKB_CB(p
);
6270 plcp
= skb_push(p
, D11_PHY_HDR_LEN
);
6272 /* add Broadcom tx descriptor header */
6273 txh
= (struct d11txh
*) skb_push(p
, D11_TXH_LEN
);
6274 memset(txh
, 0, D11_TXH_LEN
);
6277 if (tx_info
->flags
& IEEE80211_TX_CTL_ASSIGN_SEQ
) {
6278 /* non-AP STA should never use BCMC queue */
6279 if (queue
== TX_BCMC_FIFO
) {
6280 brcms_err(wlc
->hw
->d11core
,
6281 "wl%d: %s: ASSERT queue == TX_BCMC!\n",
6282 wlc
->pub
->unit
, __func__
);
6283 frameid
= bcmc_fid_generate(wlc
, NULL
, txh
);
6285 /* Increment the counter for first fragment */
6286 if (tx_info
->flags
& IEEE80211_TX_CTL_FIRST_FRAGMENT
)
6287 scb
->seqnum
[p
->priority
]++;
6289 /* extract fragment number from frame first */
6290 seq
= le16_to_cpu(h
->seq_ctrl
) & FRAGNUM_MASK
;
6291 seq
|= (scb
->seqnum
[p
->priority
] << SEQNUM_SHIFT
);
6292 h
->seq_ctrl
= cpu_to_le16(seq
);
6294 frameid
= ((seq
<< TXFID_SEQ_SHIFT
) & TXFID_SEQ_MASK
) |
6295 (queue
& TXFID_QUEUE_MASK
);
6298 frameid
|= queue
& TXFID_QUEUE_MASK
;
6300 /* set the ignpmq bit for all pkts tx'd in PS mode and for beacons */
6301 if (ieee80211_is_beacon(h
->frame_control
))
6302 mcl
|= TXC_IGNOREPMQ
;
6304 txrate
[0] = tx_info
->control
.rates
;
6305 txrate
[1] = txrate
[0] + 1;
6308 * if rate control algorithm didn't give us a fallback
6309 * rate, use the primary rate
6311 if (txrate
[1]->idx
< 0)
6312 txrate
[1] = txrate
[0];
6314 for (k
= 0; k
< hw
->max_rates
; k
++) {
6315 is_mcs
= txrate
[k
]->flags
& IEEE80211_TX_RC_MCS
? true : false;
6317 if ((txrate
[k
]->idx
>= 0)
6318 && (txrate
[k
]->idx
<
6319 hw
->wiphy
->bands
[tx_info
->band
]->n_bitrates
)) {
6321 hw
->wiphy
->bands
[tx_info
->band
]->
6322 bitrates
[txrate
[k
]->idx
].hw_value
;
6325 flags
& IEEE80211_TX_RC_USE_SHORT_PREAMBLE
?
6328 rspec
[k
] = BRCM_RATE_1M
;
6331 rspec
[k
] = mac80211_wlc_set_nrate(wlc
, wlc
->band
,
6332 NRATE_MCS_INUSE
| txrate
[k
]->idx
);
6336 * Currently only support same setting for primay and
6337 * fallback rates. Unify flags for each rate into a
6338 * single value for the frame
6342 flags
& IEEE80211_TX_RC_USE_RTS_CTS
? true : false;
6345 flags
& IEEE80211_TX_RC_USE_CTS_PROTECT
? true : false;
6350 * determine and validate primary rate
6351 * and fallback rates
6353 if (!rspec_active(rspec
[k
])) {
6354 rspec
[k
] = BRCM_RATE_1M
;
6356 if (!is_multicast_ether_addr(h
->addr1
)) {
6357 /* set tx antenna config */
6358 brcms_c_antsel_antcfg_get(wlc
->asi
, false,
6359 false, 0, 0, &antcfg
, &fbantcfg
);
6364 phyctl1_stf
= wlc
->stf
->ss_opmode
;
6366 if (wlc
->pub
->_n_enab
& SUPPORT_11N
) {
6367 for (k
= 0; k
< hw
->max_rates
; k
++) {
6369 * apply siso/cdd to single stream mcs's or ofdm
6370 * if rspec is auto selected
6372 if (((is_mcs_rate(rspec
[k
]) &&
6373 is_single_stream(rspec
[k
] & RSPEC_RATE_MASK
)) ||
6374 is_ofdm_rate(rspec
[k
]))
6375 && ((rspec
[k
] & RSPEC_OVERRIDE_MCS_ONLY
)
6376 || !(rspec
[k
] & RSPEC_OVERRIDE
))) {
6377 rspec
[k
] &= ~(RSPEC_STF_MASK
| RSPEC_STC_MASK
);
6379 /* For SISO MCS use STBC if possible */
6380 if (is_mcs_rate(rspec
[k
])
6381 && BRCMS_STF_SS_STBC_TX(wlc
, scb
)) {
6384 /* Nss for single stream is always 1 */
6386 rspec
[k
] |= (PHY_TXC1_MODE_STBC
<<
6388 (stc
<< RSPEC_STC_SHIFT
);
6391 (phyctl1_stf
<< RSPEC_STF_SHIFT
);
6395 * Is the phy configured to use 40MHZ frames? If
6396 * so then pick the desired txbw
6398 if (brcms_chspec_bw(wlc
->chanspec
) == BRCMS_40_MHZ
) {
6399 /* default txbw is 20in40 SB */
6400 mimo_ctlchbw
= mimo_txbw
=
6401 CHSPEC_SB_UPPER(wlc_phy_chanspec_get(
6403 ? PHY_TXC1_BW_20MHZ_UP
: PHY_TXC1_BW_20MHZ
;
6405 if (is_mcs_rate(rspec
[k
])) {
6406 /* mcs 32 must be 40b/w DUP */
6407 if ((rspec
[k
] & RSPEC_RATE_MASK
)
6410 PHY_TXC1_BW_40MHZ_DUP
;
6412 } else if (wlc
->mimo_40txbw
!= AUTO
)
6413 mimo_txbw
= wlc
->mimo_40txbw
;
6414 /* else check if dst is using 40 Mhz */
6415 else if (scb
->flags
& SCB_IS40
)
6416 mimo_txbw
= PHY_TXC1_BW_40MHZ
;
6417 } else if (is_ofdm_rate(rspec
[k
])) {
6418 if (wlc
->ofdm_40txbw
!= AUTO
)
6419 mimo_txbw
= wlc
->ofdm_40txbw
;
6420 } else if (wlc
->cck_40txbw
!= AUTO
) {
6421 mimo_txbw
= wlc
->cck_40txbw
;
6425 * mcs32 is 40 b/w only.
6426 * This is possible for probe packets on
6429 if ((rspec
[k
] & RSPEC_RATE_MASK
) == 32)
6431 rspec
[k
] = RSPEC_MIMORATE
;
6433 mimo_txbw
= PHY_TXC1_BW_20MHZ
;
6436 /* Set channel width */
6437 rspec
[k
] &= ~RSPEC_BW_MASK
;
6438 if ((k
== 0) || ((k
> 0) && is_mcs_rate(rspec
[k
])))
6439 rspec
[k
] |= (mimo_txbw
<< RSPEC_BW_SHIFT
);
6441 rspec
[k
] |= (mimo_ctlchbw
<< RSPEC_BW_SHIFT
);
6443 /* Disable short GI, not supported yet */
6444 rspec
[k
] &= ~RSPEC_SHORT_GI
;
6446 mimo_preamble_type
= BRCMS_MM_PREAMBLE
;
6447 if (txrate
[k
]->flags
& IEEE80211_TX_RC_GREEN_FIELD
)
6448 mimo_preamble_type
= BRCMS_GF_PREAMBLE
;
6450 if ((txrate
[k
]->flags
& IEEE80211_TX_RC_MCS
)
6451 && (!is_mcs_rate(rspec
[k
]))) {
6452 brcms_warn(wlc
->hw
->d11core
,
6453 "wl%d: %s: IEEE80211_TX_RC_MCS != is_mcs_rate(rspec)\n",
6454 wlc
->pub
->unit
, __func__
);
6457 if (is_mcs_rate(rspec
[k
])) {
6458 preamble_type
[k
] = mimo_preamble_type
;
6461 * if SGI is selected, then forced mm
6464 if ((rspec
[k
] & RSPEC_SHORT_GI
)
6465 && is_single_stream(rspec
[k
] &
6467 preamble_type
[k
] = BRCMS_MM_PREAMBLE
;
6470 /* should be better conditionalized */
6471 if (!is_mcs_rate(rspec
[0])
6472 && (tx_info
->control
.rates
[0].
6473 flags
& IEEE80211_TX_RC_USE_SHORT_PREAMBLE
))
6474 preamble_type
[k
] = BRCMS_SHORT_PREAMBLE
;
6477 for (k
= 0; k
< hw
->max_rates
; k
++) {
6478 /* Set ctrlchbw as 20Mhz */
6479 rspec
[k
] &= ~RSPEC_BW_MASK
;
6480 rspec
[k
] |= (PHY_TXC1_BW_20MHZ
<< RSPEC_BW_SHIFT
);
6482 /* for nphy, stf of ofdm frames must follow policies */
6483 if (BRCMS_ISNPHY(wlc
->band
) && is_ofdm_rate(rspec
[k
])) {
6484 rspec
[k
] &= ~RSPEC_STF_MASK
;
6485 rspec
[k
] |= phyctl1_stf
<< RSPEC_STF_SHIFT
;
6490 /* Reset these for use with AMPDU's */
6491 txrate
[0]->count
= 0;
6492 txrate
[1]->count
= 0;
6494 /* (2) PROTECTION, may change rspec */
6495 if ((ieee80211_is_data(h
->frame_control
) ||
6496 ieee80211_is_mgmt(h
->frame_control
)) &&
6497 (phylen
> wlc
->RTSThresh
) && !is_multicast_ether_addr(h
->addr1
))
6500 /* (3) PLCP: determine PLCP header and MAC duration,
6501 * fill struct d11txh */
6502 brcms_c_compute_plcp(wlc
, rspec
[0], phylen
, plcp
);
6503 brcms_c_compute_plcp(wlc
, rspec
[1], phylen
, plcp_fallback
);
6504 memcpy(&txh
->FragPLCPFallback
,
6505 plcp_fallback
, sizeof(txh
->FragPLCPFallback
));
6507 /* Length field now put in CCK FBR CRC field */
6508 if (is_cck_rate(rspec
[1])) {
6509 txh
->FragPLCPFallback
[4] = phylen
& 0xff;
6510 txh
->FragPLCPFallback
[5] = (phylen
& 0xff00) >> 8;
6513 /* MIMO-RATE: need validation ?? */
6514 mainrates
= is_ofdm_rate(rspec
[0]) ?
6515 D11A_PHY_HDR_GRATE((struct ofdm_phy_hdr
*) plcp
) :
6518 /* DUR field for main rate */
6519 if (!ieee80211_is_pspoll(h
->frame_control
) &&
6520 !is_multicast_ether_addr(h
->addr1
) && !use_rifs
) {
6522 brcms_c_compute_frame_dur(wlc
, rspec
[0], preamble_type
[0],
6524 h
->duration_id
= cpu_to_le16(durid
);
6525 } else if (use_rifs
) {
6526 /* NAV protect to end of next max packet size */
6528 (u16
) brcms_c_calc_frame_time(wlc
, rspec
[0],
6530 DOT11_MAX_FRAG_LEN
);
6531 durid
+= RIFS_11N_TIME
;
6532 h
->duration_id
= cpu_to_le16(durid
);
6535 /* DUR field for fallback rate */
6536 if (ieee80211_is_pspoll(h
->frame_control
))
6537 txh
->FragDurFallback
= h
->duration_id
;
6538 else if (is_multicast_ether_addr(h
->addr1
) || use_rifs
)
6539 txh
->FragDurFallback
= 0;
6541 durid
= brcms_c_compute_frame_dur(wlc
, rspec
[1],
6542 preamble_type
[1], next_frag_len
);
6543 txh
->FragDurFallback
= cpu_to_le16(durid
);
6546 /* (4) MAC-HDR: MacTxControlLow */
6548 mcl
|= TXC_STARTMSDU
;
6550 if (!is_multicast_ether_addr(h
->addr1
))
6551 mcl
|= TXC_IMMEDACK
;
6553 if (wlc
->band
->bandtype
== BRCM_BAND_5G
)
6554 mcl
|= TXC_FREQBAND_5G
;
6556 if (CHSPEC_IS40(wlc_phy_chanspec_get(wlc
->band
->pi
)))
6559 /* set AMIC bit if using hardware TKIP MIC */
6563 txh
->MacTxControlLow
= cpu_to_le16(mcl
);
6565 /* MacTxControlHigh */
6568 /* Set fallback rate preamble type */
6569 if ((preamble_type
[1] == BRCMS_SHORT_PREAMBLE
) ||
6570 (preamble_type
[1] == BRCMS_GF_PREAMBLE
)) {
6571 if (rspec2rate(rspec
[1]) != BRCM_RATE_1M
)
6572 mch
|= TXC_PREAMBLE_DATA_FB_SHORT
;
6575 /* MacFrameControl */
6576 memcpy(&txh
->MacFrameControl
, &h
->frame_control
, sizeof(u16
));
6577 txh
->TxFesTimeNormal
= cpu_to_le16(0);
6579 txh
->TxFesTimeFallback
= cpu_to_le16(0);
6582 memcpy(&txh
->TxFrameRA
, &h
->addr1
, ETH_ALEN
);
6585 txh
->TxFrameID
= cpu_to_le16(frameid
);
6588 * TxStatus, Note the case of recreating the first frag of a suppressed
6589 * frame then we may need to reset the retry cnt's via the status reg
6591 txh
->TxStatus
= cpu_to_le16(status
);
6594 * extra fields for ucode AMPDU aggregation, the new fields are added to
6595 * the END of previous structure so that it's compatible in driver.
6597 txh
->MaxNMpdus
= cpu_to_le16(0);
6598 txh
->MaxABytes_MRT
= cpu_to_le16(0);
6599 txh
->MaxABytes_FBR
= cpu_to_le16(0);
6600 txh
->MinMBytes
= cpu_to_le16(0);
6602 /* (5) RTS/CTS: determine RTS/CTS PLCP header and MAC duration,
6603 * furnish struct d11txh */
6604 /* RTS PLCP header and RTS frame */
6605 if (use_rts
|| use_cts
) {
6606 if (use_rts
&& use_cts
)
6609 for (k
= 0; k
< 2; k
++) {
6610 rts_rspec
[k
] = brcms_c_rspec_to_rts_rspec(wlc
, rspec
[k
],
6615 if (!is_ofdm_rate(rts_rspec
[0]) &&
6616 !((rspec2rate(rts_rspec
[0]) == BRCM_RATE_1M
) ||
6617 (wlc
->PLCPHdr_override
== BRCMS_PLCP_LONG
))) {
6618 rts_preamble_type
[0] = BRCMS_SHORT_PREAMBLE
;
6619 mch
|= TXC_PREAMBLE_RTS_MAIN_SHORT
;
6622 if (!is_ofdm_rate(rts_rspec
[1]) &&
6623 !((rspec2rate(rts_rspec
[1]) == BRCM_RATE_1M
) ||
6624 (wlc
->PLCPHdr_override
== BRCMS_PLCP_LONG
))) {
6625 rts_preamble_type
[1] = BRCMS_SHORT_PREAMBLE
;
6626 mch
|= TXC_PREAMBLE_RTS_FB_SHORT
;
6629 /* RTS/CTS additions to MacTxControlLow */
6631 txh
->MacTxControlLow
|= cpu_to_le16(TXC_SENDCTS
);
6633 txh
->MacTxControlLow
|= cpu_to_le16(TXC_SENDRTS
);
6634 txh
->MacTxControlLow
|= cpu_to_le16(TXC_LONGFRAME
);
6637 /* RTS PLCP header */
6638 rts_plcp
= txh
->RTSPhyHeader
;
6640 rts_phylen
= DOT11_CTS_LEN
+ FCS_LEN
;
6642 rts_phylen
= DOT11_RTS_LEN
+ FCS_LEN
;
6644 brcms_c_compute_plcp(wlc
, rts_rspec
[0], rts_phylen
, rts_plcp
);
6646 /* fallback rate version of RTS PLCP header */
6647 brcms_c_compute_plcp(wlc
, rts_rspec
[1], rts_phylen
,
6649 memcpy(&txh
->RTSPLCPFallback
, rts_plcp_fallback
,
6650 sizeof(txh
->RTSPLCPFallback
));
6652 /* RTS frame fields... */
6653 rts
= (struct ieee80211_rts
*)&txh
->rts_frame
;
6655 durid
= brcms_c_compute_rtscts_dur(wlc
, use_cts
, rts_rspec
[0],
6656 rspec
[0], rts_preamble_type
[0],
6657 preamble_type
[0], phylen
, false);
6658 rts
->duration
= cpu_to_le16(durid
);
6659 /* fallback rate version of RTS DUR field */
6660 durid
= brcms_c_compute_rtscts_dur(wlc
, use_cts
,
6661 rts_rspec
[1], rspec
[1],
6662 rts_preamble_type
[1],
6663 preamble_type
[1], phylen
, false);
6664 txh
->RTSDurFallback
= cpu_to_le16(durid
);
6667 rts
->frame_control
= cpu_to_le16(IEEE80211_FTYPE_CTL
|
6668 IEEE80211_STYPE_CTS
);
6670 memcpy(&rts
->ra
, &h
->addr2
, ETH_ALEN
);
6672 rts
->frame_control
= cpu_to_le16(IEEE80211_FTYPE_CTL
|
6673 IEEE80211_STYPE_RTS
);
6675 memcpy(&rts
->ra
, &h
->addr1
, 2 * ETH_ALEN
);
6679 * low 8 bits: main frag rate/mcs,
6680 * high 8 bits: rts/cts rate/mcs
6682 mainrates
|= (is_ofdm_rate(rts_rspec
[0]) ?
6684 (struct ofdm_phy_hdr
*) rts_plcp
) :
6687 memset(txh
->RTSPhyHeader
, 0, D11_PHY_HDR_LEN
);
6688 memset(&txh
->rts_frame
, 0, sizeof(struct ieee80211_rts
));
6689 memset(txh
->RTSPLCPFallback
, 0, sizeof(txh
->RTSPLCPFallback
));
6690 txh
->RTSDurFallback
= 0;
6693 #ifdef SUPPORT_40MHZ
6694 /* add null delimiter count */
6695 if ((tx_info
->flags
& IEEE80211_TX_CTL_AMPDU
) && is_mcs_rate(rspec
))
6696 txh
->RTSPLCPFallback
[AMPDU_FBR_NULL_DELIM
] =
6697 brcm_c_ampdu_null_delim_cnt(wlc
->ampdu
, scb
, rspec
, phylen
);
6702 * Now that RTS/RTS FB preamble types are updated, write
6705 txh
->MacTxControlHigh
= cpu_to_le16(mch
);
6708 * MainRates (both the rts and frag plcp rates have
6709 * been calculated now)
6711 txh
->MainRates
= cpu_to_le16(mainrates
);
6713 /* XtraFrameTypes */
6714 xfts
= frametype(rspec
[1], wlc
->mimoft
);
6715 xfts
|= (frametype(rts_rspec
[0], wlc
->mimoft
) << XFTS_RTS_FT_SHIFT
);
6716 xfts
|= (frametype(rts_rspec
[1], wlc
->mimoft
) << XFTS_FBRRTS_FT_SHIFT
);
6717 xfts
|= CHSPEC_CHANNEL(wlc_phy_chanspec_get(wlc
->band
->pi
)) <<
6719 txh
->XtraFrameTypes
= cpu_to_le16(xfts
);
6721 /* PhyTxControlWord */
6722 phyctl
= frametype(rspec
[0], wlc
->mimoft
);
6723 if ((preamble_type
[0] == BRCMS_SHORT_PREAMBLE
) ||
6724 (preamble_type
[0] == BRCMS_GF_PREAMBLE
)) {
6725 if (rspec2rate(rspec
[0]) != BRCM_RATE_1M
)
6726 phyctl
|= PHY_TXC_SHORT_HDR
;
6729 /* phytxant is properly bit shifted */
6730 phyctl
|= brcms_c_stf_d11hdrs_phyctl_txant(wlc
, rspec
[0]);
6731 txh
->PhyTxControlWord
= cpu_to_le16(phyctl
);
6733 /* PhyTxControlWord_1 */
6734 if (BRCMS_PHY_11N_CAP(wlc
->band
)) {
6737 phyctl1
= brcms_c_phytxctl1_calc(wlc
, rspec
[0]);
6738 txh
->PhyTxControlWord_1
= cpu_to_le16(phyctl1
);
6739 phyctl1
= brcms_c_phytxctl1_calc(wlc
, rspec
[1]);
6740 txh
->PhyTxControlWord_1_Fbr
= cpu_to_le16(phyctl1
);
6742 if (use_rts
|| use_cts
) {
6743 phyctl1
= brcms_c_phytxctl1_calc(wlc
, rts_rspec
[0]);
6744 txh
->PhyTxControlWord_1_Rts
= cpu_to_le16(phyctl1
);
6745 phyctl1
= brcms_c_phytxctl1_calc(wlc
, rts_rspec
[1]);
6746 txh
->PhyTxControlWord_1_FbrRts
= cpu_to_le16(phyctl1
);
6750 * For mcs frames, if mixedmode(overloaded with long preamble)
6751 * is going to be set, fill in non-zero MModeLen and/or
6752 * MModeFbrLen it will be unnecessary if they are separated
6754 if (is_mcs_rate(rspec
[0]) &&
6755 (preamble_type
[0] == BRCMS_MM_PREAMBLE
)) {
6757 brcms_c_calc_lsig_len(wlc
, rspec
[0], phylen
);
6758 txh
->MModeLen
= cpu_to_le16(mmodelen
);
6761 if (is_mcs_rate(rspec
[1]) &&
6762 (preamble_type
[1] == BRCMS_MM_PREAMBLE
)) {
6764 brcms_c_calc_lsig_len(wlc
, rspec
[1], phylen
);
6765 txh
->MModeFbrLen
= cpu_to_le16(mmodefbrlen
);
6769 ac
= skb_get_queue_mapping(p
);
6770 if ((scb
->flags
& SCB_WMECAP
) && qos
&& wlc
->edcf_txop
[ac
]) {
6771 uint frag_dur
, dur
, dur_fallback
;
6773 /* WME: Update TXOP threshold */
6774 if (!(tx_info
->flags
& IEEE80211_TX_CTL_AMPDU
) && frag
== 0) {
6776 brcms_c_calc_frame_time(wlc
, rspec
[0],
6777 preamble_type
[0], phylen
);
6780 /* 1 RTS or CTS-to-self frame */
6782 brcms_c_calc_cts_time(wlc
, rts_rspec
[0],
6783 rts_preamble_type
[0]);
6785 brcms_c_calc_cts_time(wlc
, rts_rspec
[1],
6786 rts_preamble_type
[1]);
6787 /* (SIFS + CTS) + SIFS + frame + SIFS + ACK */
6788 dur
+= le16_to_cpu(rts
->duration
);
6790 le16_to_cpu(txh
->RTSDurFallback
);
6791 } else if (use_rifs
) {
6795 /* frame + SIFS + ACK */
6798 brcms_c_compute_frame_dur(wlc
, rspec
[0],
6799 preamble_type
[0], 0);
6802 brcms_c_calc_frame_time(wlc
, rspec
[1],
6806 brcms_c_compute_frame_dur(wlc
, rspec
[1],
6807 preamble_type
[1], 0);
6809 /* NEED to set TxFesTimeNormal (hard) */
6810 txh
->TxFesTimeNormal
= cpu_to_le16((u16
) dur
);
6812 * NEED to set fallback rate version of
6813 * TxFesTimeNormal (hard)
6815 txh
->TxFesTimeFallback
=
6816 cpu_to_le16((u16
) dur_fallback
);
6819 * update txop byte threshold (txop minus intraframe
6822 if (wlc
->edcf_txop
[ac
] >= (dur
- frag_dur
)) {
6826 brcms_c_calc_frame_len(wlc
,
6827 rspec
[0], preamble_type
[0],
6828 (wlc
->edcf_txop
[ac
] -
6830 /* range bound the fragthreshold */
6831 if (newfragthresh
< DOT11_MIN_FRAG_LEN
)
6834 else if (newfragthresh
>
6835 wlc
->usr_fragthresh
)
6837 wlc
->usr_fragthresh
;
6838 /* update the fragthresh and do txc update */
6839 if (wlc
->fragthresh
[queue
] !=
6840 (u16
) newfragthresh
)
6841 wlc
->fragthresh
[queue
] =
6842 (u16
) newfragthresh
;
6844 brcms_warn(wlc
->hw
->d11core
,
6845 "wl%d: %s txop invalid for rate %d\n",
6846 wlc
->pub
->unit
, fifo_names
[queue
],
6847 rspec2rate(rspec
[0]));
6850 if (dur
> wlc
->edcf_txop
[ac
])
6851 brcms_warn(wlc
->hw
->d11core
,
6852 "wl%d: %s: %s txop exceeded phylen %d/%d dur %d/%d\n",
6853 wlc
->pub
->unit
, __func__
,
6855 phylen
, wlc
->fragthresh
[queue
],
6856 dur
, wlc
->edcf_txop
[ac
]);
6863 static int brcms_c_tx(struct brcms_c_info
*wlc
, struct sk_buff
*skb
)
6865 struct dma_pub
*dma
;
6866 int fifo
, ret
= -ENOSPC
;
6868 u16 frameid
= INVALIDFID
;
6870 fifo
= brcms_ac_to_fifo(skb_get_queue_mapping(skb
));
6871 dma
= wlc
->hw
->di
[fifo
];
6872 txh
= (struct d11txh
*)(skb
->data
);
6874 if (dma
->txavail
== 0) {
6876 * We sometimes get a frame from mac80211 after stopping
6877 * the queues. This only ever seems to be a single frame
6878 * and is seems likely to be a race. TX_HEADROOM should
6879 * ensure that we have enough space to handle these stray
6880 * packets, so warn if there isn't. If we're out of space
6881 * in the tx ring and the tx queue isn't stopped then
6882 * we've really got a bug; warn loudly if that happens.
6884 brcms_warn(wlc
->hw
->d11core
,
6885 "Received frame for tx with no space in DMA ring\n");
6886 WARN_ON(!ieee80211_queue_stopped(wlc
->pub
->ieee_hw
,
6887 skb_get_queue_mapping(skb
)));
6891 /* When a BC/MC frame is being committed to the BCMC fifo
6892 * via DMA (NOT PIO), update ucode or BSS info as appropriate.
6894 if (fifo
== TX_BCMC_FIFO
)
6895 frameid
= le16_to_cpu(txh
->TxFrameID
);
6897 /* Commit BCMC sequence number in the SHM frame ID location */
6898 if (frameid
!= INVALIDFID
) {
6900 * To inform the ucode of the last mcast frame posted
6901 * so that it can clear moredata bit
6903 brcms_b_write_shm(wlc
->hw
, M_BCMC_FID
, frameid
);
6906 ret
= brcms_c_txfifo(wlc
, fifo
, skb
);
6908 * The only reason for brcms_c_txfifo to fail is because
6909 * there weren't any DMA descriptors, but we've already
6910 * checked for that. So if it does fail yell loudly.
6917 bool brcms_c_sendpkt_mac80211(struct brcms_c_info
*wlc
, struct sk_buff
*sdu
,
6918 struct ieee80211_hw
*hw
)
6921 struct scb
*scb
= &wlc
->pri_scb
;
6923 fifo
= brcms_ac_to_fifo(skb_get_queue_mapping(sdu
));
6924 brcms_c_d11hdrs_mac80211(wlc
, hw
, sdu
, scb
, 0, 1, fifo
, 0);
6925 if (!brcms_c_tx(wlc
, sdu
))
6928 /* packet discarded */
6929 dev_kfree_skb_any(sdu
);
6934 brcms_c_txfifo(struct brcms_c_info
*wlc
, uint fifo
, struct sk_buff
*p
)
6936 struct dma_pub
*dma
= wlc
->hw
->di
[fifo
];
6940 ret
= dma_txfast(wlc
, dma
, p
);
6942 wiphy_err(wlc
->wiphy
, "txfifo: fatal, toss frames !!!\n");
6945 * Stop queue if DMA ring is full. Reserve some free descriptors,
6946 * as we sometimes receive a frame from mac80211 after the queues
6949 queue
= skb_get_queue_mapping(p
);
6950 if (dma
->txavail
<= TX_HEADROOM
&& fifo
< TX_BCMC_FIFO
&&
6951 !ieee80211_queue_stopped(wlc
->pub
->ieee_hw
, queue
))
6952 ieee80211_stop_queue(wlc
->pub
->ieee_hw
, queue
);
6958 brcms_c_rspec_to_rts_rspec(struct brcms_c_info
*wlc
, u32 rspec
,
6959 bool use_rspec
, u16 mimo_ctlchbw
)
6964 /* use frame rate as rts rate */
6966 else if (wlc
->band
->gmode
&& wlc
->protection
->_g
&& !is_cck_rate(rspec
))
6967 /* Use 11Mbps as the g protection RTS target rate and fallback.
6968 * Use the brcms_basic_rate() lookup to find the best basic rate
6969 * under the target in case 11 Mbps is not Basic.
6970 * 6 and 9 Mbps are not usually selected by rate selection, but
6971 * even if the OFDM rate we are protecting is 6 or 9 Mbps, 11
6974 rts_rspec
= brcms_basic_rate(wlc
, BRCM_RATE_11M
);
6976 /* calculate RTS rate and fallback rate based on the frame rate
6977 * RTS must be sent at a basic rate since it is a
6978 * control frame, sec 9.6 of 802.11 spec
6980 rts_rspec
= brcms_basic_rate(wlc
, rspec
);
6982 if (BRCMS_PHY_11N_CAP(wlc
->band
)) {
6983 /* set rts txbw to correct side band */
6984 rts_rspec
&= ~RSPEC_BW_MASK
;
6987 * if rspec/rspec_fallback is 40MHz, then send RTS on both
6988 * 20MHz channel (DUP), otherwise send RTS on control channel
6990 if (rspec_is40mhz(rspec
) && !is_cck_rate(rts_rspec
))
6991 rts_rspec
|= (PHY_TXC1_BW_40MHZ_DUP
<< RSPEC_BW_SHIFT
);
6993 rts_rspec
|= (mimo_ctlchbw
<< RSPEC_BW_SHIFT
);
6995 /* pick siso/cdd as default for ofdm */
6996 if (is_ofdm_rate(rts_rspec
)) {
6997 rts_rspec
&= ~RSPEC_STF_MASK
;
6998 rts_rspec
|= (wlc
->stf
->ss_opmode
<< RSPEC_STF_SHIFT
);
7004 /* Update beacon listen interval in shared memory */
7005 static void brcms_c_bcn_li_upd(struct brcms_c_info
*wlc
)
7007 /* wake up every DTIM is the default */
7008 if (wlc
->bcn_li_dtim
== 1)
7009 brcms_b_write_shm(wlc
->hw
, M_BCN_LI
, 0);
7011 brcms_b_write_shm(wlc
->hw
, M_BCN_LI
,
7012 (wlc
->bcn_li_dtim
<< 8) | wlc
->bcn_li_bcn
);
7016 brcms_b_read_tsf(struct brcms_hardware
*wlc_hw
, u32
*tsf_l_ptr
,
7019 struct bcma_device
*core
= wlc_hw
->d11core
;
7021 /* read the tsf timer low, then high to get an atomic read */
7022 *tsf_l_ptr
= bcma_read32(core
, D11REGOFFS(tsf_timerlow
));
7023 *tsf_h_ptr
= bcma_read32(core
, D11REGOFFS(tsf_timerhigh
));
7027 * recover 64bit TSF value from the 16bit TSF value in the rx header
7028 * given the assumption that the TSF passed in header is within 65ms
7029 * of the current tsf.
7032 * 3.......6.......8.......0.......2.......4.......6.......8......0
7033 * |<---------- tsf_h ----------->||<--- tsf_l -->||<-RxTSFTime ->|
7035 * The RxTSFTime are the lowest 16 bits and provided by the ucode. The
7036 * tsf_l is filled in by brcms_b_recv, which is done earlier in the
7037 * receive call sequence after rx interrupt. Only the higher 16 bits
7038 * are used. Finally, the tsf_h is read from the tsf register.
7040 static u64
brcms_c_recover_tsf64(struct brcms_c_info
*wlc
,
7041 struct d11rxhdr
*rxh
)
7044 u16 rx_tsf_0_15
, rx_tsf_16_31
;
7046 brcms_b_read_tsf(wlc
->hw
, &tsf_l
, &tsf_h
);
7048 rx_tsf_16_31
= (u16
)(tsf_l
>> 16);
7049 rx_tsf_0_15
= rxh
->RxTSFTime
;
7052 * a greater tsf time indicates the low 16 bits of
7053 * tsf_l wrapped, so decrement the high 16 bits.
7055 if ((u16
)tsf_l
< rx_tsf_0_15
) {
7057 if (rx_tsf_16_31
== 0xffff)
7061 return ((u64
)tsf_h
<< 32) | (((u32
)rx_tsf_16_31
<< 16) + rx_tsf_0_15
);
7065 prep_mac80211_status(struct brcms_c_info
*wlc
, struct d11rxhdr
*rxh
,
7067 struct ieee80211_rx_status
*rx_status
)
7071 unsigned char *plcp
;
7073 /* fill in TSF and flag its presence */
7074 rx_status
->mactime
= brcms_c_recover_tsf64(wlc
, rxh
);
7075 rx_status
->flag
|= RX_FLAG_MACTIME_START
;
7077 channel
= BRCMS_CHAN_CHANNEL(rxh
->RxChan
);
7080 channel
> 14 ? NL80211_BAND_5GHZ
: NL80211_BAND_2GHZ
;
7082 ieee80211_channel_to_frequency(channel
, rx_status
->band
);
7084 rx_status
->signal
= wlc_phy_rssi_compute(wlc
->hw
->band
->pi
, rxh
);
7088 rx_status
->antenna
=
7089 (rxh
->PhyRxStatus_0
& PRXS0_RXANT_UPSUBBAND
) ? 1 : 0;
7093 rspec
= brcms_c_compute_rspec(rxh
, plcp
);
7094 if (is_mcs_rate(rspec
)) {
7095 rx_status
->rate_idx
= rspec
& RSPEC_RATE_MASK
;
7096 rx_status
->encoding
= RX_ENC_HT
;
7097 if (rspec_is40mhz(rspec
))
7098 rx_status
->bw
= RATE_INFO_BW_40
;
7100 switch (rspec2rate(rspec
)) {
7102 rx_status
->rate_idx
= 0;
7105 rx_status
->rate_idx
= 1;
7108 rx_status
->rate_idx
= 2;
7111 rx_status
->rate_idx
= 3;
7114 rx_status
->rate_idx
= 4;
7117 rx_status
->rate_idx
= 5;
7120 rx_status
->rate_idx
= 6;
7123 rx_status
->rate_idx
= 7;
7126 rx_status
->rate_idx
= 8;
7129 rx_status
->rate_idx
= 9;
7132 rx_status
->rate_idx
= 10;
7135 rx_status
->rate_idx
= 11;
7138 brcms_err(wlc
->hw
->d11core
,
7139 "%s: Unknown rate\n", __func__
);
7143 * For 5GHz, we should decrease the index as it is
7144 * a subset of the 2.4G rates. See bitrates field
7145 * of brcms_band_5GHz_nphy (in mac80211_if.c).
7147 if (rx_status
->band
== NL80211_BAND_5GHZ
)
7148 rx_status
->rate_idx
-= BRCMS_LEGACY_5G_RATE_OFFSET
;
7150 /* Determine short preamble and rate_idx */
7151 if (is_cck_rate(rspec
)) {
7152 if (rxh
->PhyRxStatus_0
& PRXS0_SHORTH
)
7153 rx_status
->enc_flags
|= RX_ENC_FLAG_SHORTPRE
;
7154 } else if (is_ofdm_rate(rspec
)) {
7155 rx_status
->enc_flags
|= RX_ENC_FLAG_SHORTPRE
;
7157 brcms_err(wlc
->hw
->d11core
, "%s: Unknown modulation\n",
7162 if (plcp3_issgi(plcp
[3]))
7163 rx_status
->enc_flags
|= RX_ENC_FLAG_SHORT_GI
;
7165 if (rxh
->RxStatus1
& RXS_DECERR
) {
7166 rx_status
->flag
|= RX_FLAG_FAILED_PLCP_CRC
;
7167 brcms_err(wlc
->hw
->d11core
, "%s: RX_FLAG_FAILED_PLCP_CRC\n",
7170 if (rxh
->RxStatus1
& RXS_FCSERR
) {
7171 rx_status
->flag
|= RX_FLAG_FAILED_FCS_CRC
;
7172 brcms_err(wlc
->hw
->d11core
, "%s: RX_FLAG_FAILED_FCS_CRC\n",
7178 brcms_c_recvctl(struct brcms_c_info
*wlc
, struct d11rxhdr
*rxh
,
7182 struct ieee80211_rx_status rx_status
;
7183 struct ieee80211_hdr
*hdr
;
7185 memset(&rx_status
, 0, sizeof(rx_status
));
7186 prep_mac80211_status(wlc
, rxh
, p
, &rx_status
);
7188 /* mac header+body length, exclude CRC and plcp header */
7189 len_mpdu
= p
->len
- D11_PHY_HDR_LEN
- FCS_LEN
;
7190 skb_pull(p
, D11_PHY_HDR_LEN
);
7191 __skb_trim(p
, len_mpdu
);
7193 /* unmute transmit */
7194 if (wlc
->hw
->suspended_fifos
) {
7195 hdr
= (struct ieee80211_hdr
*)p
->data
;
7196 if (ieee80211_is_beacon(hdr
->frame_control
))
7197 brcms_b_mute(wlc
->hw
, false);
7200 memcpy(IEEE80211_SKB_RXCB(p
), &rx_status
, sizeof(rx_status
));
7201 ieee80211_rx_irqsafe(wlc
->pub
->ieee_hw
, p
);
7204 /* calculate frame duration for Mixed-mode L-SIG spoofing, return
7205 * number of bytes goes in the length field
7207 * Formula given by HT PHY Spec v 1.13
7208 * len = 3(nsyms + nstream + 3) - 3
7211 brcms_c_calc_lsig_len(struct brcms_c_info
*wlc
, u32 ratespec
,
7214 uint nsyms
, len
= 0, kNdps
;
7216 if (is_mcs_rate(ratespec
)) {
7217 uint mcs
= ratespec
& RSPEC_RATE_MASK
;
7218 int tot_streams
= (mcs_2_txstreams(mcs
) + 1) +
7219 rspec_stc(ratespec
);
7222 * the payload duration calculation matches that
7225 /* 1000Ndbps = kbps * 4 */
7226 kNdps
= mcs_2_rate(mcs
, rspec_is40mhz(ratespec
),
7227 rspec_issgi(ratespec
)) * 4;
7229 if (rspec_stc(ratespec
) == 0)
7231 CEIL((APHY_SERVICE_NBITS
+ 8 * mac_len
+
7232 APHY_TAIL_NBITS
) * 1000, kNdps
);
7234 /* STBC needs to have even number of symbols */
7237 CEIL((APHY_SERVICE_NBITS
+ 8 * mac_len
+
7238 APHY_TAIL_NBITS
) * 1000, 2 * kNdps
);
7240 /* (+3) account for HT-SIG(2) and HT-STF(1) */
7241 nsyms
+= (tot_streams
+ 3);
7243 * 3 bytes/symbol @ legacy 6Mbps rate
7244 * (-3) excluding service bits and tail bits
7246 len
= (3 * nsyms
) - 3;
7253 brcms_c_mod_prb_rsp_rate_table(struct brcms_c_info
*wlc
, uint frame_len
)
7255 const struct brcms_c_rateset
*rs_dflt
;
7256 struct brcms_c_rateset rs
;
7259 u8 plcp
[D11_PHY_HDR_LEN
];
7263 sifs
= get_sifs(wlc
->band
);
7265 rs_dflt
= brcms_c_rateset_get_hwrs(wlc
);
7267 brcms_c_rateset_copy(rs_dflt
, &rs
);
7268 brcms_c_rateset_mcs_upd(&rs
, wlc
->stf
->txstreams
);
7271 * walk the phy rate table and update MAC core SHM
7272 * basic rate table entries
7274 for (i
= 0; i
< rs
.count
; i
++) {
7275 rate
= rs
.rates
[i
] & BRCMS_RATE_MASK
;
7277 entry_ptr
= brcms_b_rate_shm_offset(wlc
->hw
, rate
);
7279 /* Calculate the Probe Response PLCP for the given rate */
7280 brcms_c_compute_plcp(wlc
, rate
, frame_len
, plcp
);
7283 * Calculate the duration of the Probe Response
7284 * frame plus SIFS for the MAC
7286 dur
= (u16
) brcms_c_calc_frame_time(wlc
, rate
,
7287 BRCMS_LONG_PREAMBLE
, frame_len
);
7290 /* Update the SHM Rate Table entry Probe Response values */
7291 brcms_b_write_shm(wlc
->hw
, entry_ptr
+ M_RT_PRS_PLCP_POS
,
7292 (u16
) (plcp
[0] + (plcp
[1] << 8)));
7293 brcms_b_write_shm(wlc
->hw
, entry_ptr
+ M_RT_PRS_PLCP_POS
+ 2,
7294 (u16
) (plcp
[2] + (plcp
[3] << 8)));
7295 brcms_b_write_shm(wlc
->hw
, entry_ptr
+ M_RT_PRS_DUR_POS
, dur
);
7299 int brcms_c_get_header_len(void)
7304 static void brcms_c_beacon_write(struct brcms_c_info
*wlc
,
7305 struct sk_buff
*beacon
, u16 tim_offset
,
7306 u16 dtim_period
, bool bcn0
, bool bcn1
)
7309 struct ieee80211_tx_info
*tx_info
;
7310 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
7311 struct ieee80211_hw
*ieee_hw
= brcms_c_pub(wlc
)->ieee_hw
;
7314 tx_info
= IEEE80211_SKB_CB(beacon
);
7316 len
= min_t(size_t, beacon
->len
, BCN_TMPL_LEN
);
7317 wlc
->bcn_rspec
= ieee80211_get_tx_rate(ieee_hw
, tx_info
)->hw_value
;
7319 brcms_c_compute_plcp(wlc
, wlc
->bcn_rspec
,
7320 len
+ FCS_LEN
- D11_PHY_HDR_LEN
, beacon
->data
);
7322 /* "Regular" and 16 MBSS but not for 4 MBSS */
7323 /* Update the phytxctl for the beacon based on the rspec */
7324 brcms_c_beacon_phytxctl_txant_upd(wlc
, wlc
->bcn_rspec
);
7327 /* write the probe response into the template region */
7328 brcms_b_write_template_ram(wlc_hw
, T_BCN0_TPL_BASE
,
7329 (len
+ 3) & ~3, beacon
->data
);
7331 /* write beacon length to SCR */
7332 brcms_b_write_shm(wlc_hw
, M_BCN0_FRM_BYTESZ
, (u16
) len
);
7335 /* write the probe response into the template region */
7336 brcms_b_write_template_ram(wlc_hw
, T_BCN1_TPL_BASE
,
7337 (len
+ 3) & ~3, beacon
->data
);
7339 /* write beacon length to SCR */
7340 brcms_b_write_shm(wlc_hw
, M_BCN1_FRM_BYTESZ
, (u16
) len
);
7343 if (tim_offset
!= 0) {
7344 brcms_b_write_shm(wlc_hw
, M_TIMBPOS_INBEACON
,
7345 tim_offset
+ D11B_PHY_HDR_LEN
);
7346 brcms_b_write_shm(wlc_hw
, M_DOT11_DTIMPERIOD
, dtim_period
);
7348 brcms_b_write_shm(wlc_hw
, M_TIMBPOS_INBEACON
,
7349 len
+ D11B_PHY_HDR_LEN
);
7350 brcms_b_write_shm(wlc_hw
, M_DOT11_DTIMPERIOD
, 0);
7354 static void brcms_c_update_beacon_hw(struct brcms_c_info
*wlc
,
7355 struct sk_buff
*beacon
, u16 tim_offset
,
7358 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
7359 struct bcma_device
*core
= wlc_hw
->d11core
;
7361 /* Hardware beaconing for this config */
7362 u32 both_valid
= MCMD_BCN0VLD
| MCMD_BCN1VLD
;
7364 /* Check if both templates are in use, if so sched. an interrupt
7365 * that will call back into this routine
7367 if ((bcma_read32(core
, D11REGOFFS(maccommand
)) & both_valid
) == both_valid
)
7368 /* clear any previous status */
7369 bcma_write32(core
, D11REGOFFS(macintstatus
), MI_BCNTPL
);
7371 if (wlc
->beacon_template_virgin
) {
7372 wlc
->beacon_template_virgin
= false;
7373 brcms_c_beacon_write(wlc
, beacon
, tim_offset
, dtim_period
, true,
7375 /* mark beacon0 valid */
7376 bcma_set32(core
, D11REGOFFS(maccommand
), MCMD_BCN0VLD
);
7380 /* Check that after scheduling the interrupt both of the
7381 * templates are still busy. if not clear the int. & remask
7383 if ((bcma_read32(core
, D11REGOFFS(maccommand
)) & both_valid
) == both_valid
) {
7384 wlc
->defmacintmask
|= MI_BCNTPL
;
7388 if (!(bcma_read32(core
, D11REGOFFS(maccommand
)) & MCMD_BCN0VLD
)) {
7389 brcms_c_beacon_write(wlc
, beacon
, tim_offset
, dtim_period
, true,
7391 /* mark beacon0 valid */
7392 bcma_set32(core
, D11REGOFFS(maccommand
), MCMD_BCN0VLD
);
7395 if (!(bcma_read32(core
, D11REGOFFS(maccommand
)) & MCMD_BCN1VLD
)) {
7396 brcms_c_beacon_write(wlc
, beacon
, tim_offset
, dtim_period
,
7398 /* mark beacon0 valid */
7399 bcma_set32(core
, D11REGOFFS(maccommand
), MCMD_BCN1VLD
);
7406 * Update all beacons for the system.
7408 void brcms_c_update_beacon(struct brcms_c_info
*wlc
)
7410 struct brcms_bss_cfg
*bsscfg
= wlc
->bsscfg
;
7412 if (wlc
->pub
->up
&& (bsscfg
->type
== BRCMS_TYPE_AP
||
7413 bsscfg
->type
== BRCMS_TYPE_ADHOC
)) {
7414 /* Clear the soft intmask */
7415 wlc
->defmacintmask
&= ~MI_BCNTPL
;
7418 brcms_c_update_beacon_hw(wlc
, wlc
->beacon
,
7419 wlc
->beacon_tim_offset
,
7420 wlc
->beacon_dtim_period
);
7424 void brcms_c_set_new_beacon(struct brcms_c_info
*wlc
, struct sk_buff
*beacon
,
7425 u16 tim_offset
, u16 dtim_period
)
7430 dev_kfree_skb_any(wlc
->beacon
);
7431 wlc
->beacon
= beacon
;
7434 skb_push(wlc
->beacon
, D11_PHY_HDR_LEN
);
7435 wlc
->beacon_tim_offset
= tim_offset
;
7436 wlc
->beacon_dtim_period
= dtim_period
;
7437 brcms_c_update_beacon(wlc
);
7440 void brcms_c_set_new_probe_resp(struct brcms_c_info
*wlc
,
7441 struct sk_buff
*probe_resp
)
7445 if (wlc
->probe_resp
)
7446 dev_kfree_skb_any(wlc
->probe_resp
);
7447 wlc
->probe_resp
= probe_resp
;
7450 skb_push(wlc
->probe_resp
, D11_PHY_HDR_LEN
);
7451 brcms_c_update_probe_resp(wlc
, false);
7454 void brcms_c_enable_probe_resp(struct brcms_c_info
*wlc
, bool enable
)
7457 * prevent ucode from sending probe responses by setting the timeout
7458 * to 1, it can not send it in that time frame.
7460 wlc
->prb_resp_timeout
= enable
? BRCMS_PRB_RESP_TIMEOUT
: 1;
7461 brcms_b_write_shm(wlc
->hw
, M_PRS_MAXTIME
, wlc
->prb_resp_timeout
);
7462 /* TODO: if (enable) => also deactivate receiving of probe request */
7465 /* Write ssid into shared memory */
7467 brcms_c_shm_ssid_upd(struct brcms_c_info
*wlc
, struct brcms_bss_cfg
*cfg
)
7469 u8
*ssidptr
= cfg
->SSID
;
7471 u8 ssidbuf
[IEEE80211_MAX_SSID_LEN
];
7473 /* padding the ssid with zero and copy it into shm */
7474 memset(ssidbuf
, 0, IEEE80211_MAX_SSID_LEN
);
7475 memcpy(ssidbuf
, ssidptr
, cfg
->SSID_len
);
7477 brcms_c_copyto_shm(wlc
, base
, ssidbuf
, IEEE80211_MAX_SSID_LEN
);
7478 brcms_b_write_shm(wlc
->hw
, M_SSIDLEN
, (u16
) cfg
->SSID_len
);
7482 brcms_c_bss_update_probe_resp(struct brcms_c_info
*wlc
,
7483 struct brcms_bss_cfg
*cfg
,
7484 struct sk_buff
*probe_resp
,
7489 len
= min_t(size_t, probe_resp
->len
, BCN_TMPL_LEN
);
7492 brcms_c_suspend_mac_and_wait(wlc
);
7494 /* write the probe response into the template region */
7495 brcms_b_write_template_ram(wlc
->hw
, T_PRS_TPL_BASE
,
7496 (len
+ 3) & ~3, probe_resp
->data
);
7498 /* write the length of the probe response frame (+PLCP/-FCS) */
7499 brcms_b_write_shm(wlc
->hw
, M_PRB_RESP_FRM_LEN
, (u16
) len
);
7501 /* write the SSID and SSID length */
7502 brcms_c_shm_ssid_upd(wlc
, cfg
);
7505 * Write PLCP headers and durations for probe response frames
7506 * at all rates. Use the actual frame length covered by the
7507 * PLCP header for the call to brcms_c_mod_prb_rsp_rate_table()
7508 * by subtracting the PLCP len and adding the FCS.
7510 brcms_c_mod_prb_rsp_rate_table(wlc
,
7511 (u16
)len
+ FCS_LEN
- D11_PHY_HDR_LEN
);
7514 brcms_c_enable_mac(wlc
);
7517 void brcms_c_update_probe_resp(struct brcms_c_info
*wlc
, bool suspend
)
7519 struct brcms_bss_cfg
*bsscfg
= wlc
->bsscfg
;
7521 /* update AP or IBSS probe responses */
7522 if (wlc
->pub
->up
&& (bsscfg
->type
== BRCMS_TYPE_AP
||
7523 bsscfg
->type
== BRCMS_TYPE_ADHOC
)) {
7524 if (!wlc
->probe_resp
)
7526 brcms_c_bss_update_probe_resp(wlc
, bsscfg
, wlc
->probe_resp
,
7531 int brcms_b_xmtfifo_sz_get(struct brcms_hardware
*wlc_hw
, uint fifo
,
7537 *blocks
= wlc_hw
->xmtfifo_sz
[fifo
];
7543 brcms_c_set_addrmatch(struct brcms_c_info
*wlc
, int match_reg_offset
,
7546 brcms_b_set_addrmatch(wlc
->hw
, match_reg_offset
, addr
);
7547 if (match_reg_offset
== RCM_BSSID_OFFSET
)
7548 memcpy(wlc
->bsscfg
->BSSID
, addr
, ETH_ALEN
);
7552 * Flag 'scan in progress' to withhold dynamic phy calibration
7554 void brcms_c_scan_start(struct brcms_c_info
*wlc
)
7556 wlc_phy_hold_upd(wlc
->band
->pi
, PHY_HOLD_FOR_SCAN
, true);
7559 void brcms_c_scan_stop(struct brcms_c_info
*wlc
)
7561 wlc_phy_hold_upd(wlc
->band
->pi
, PHY_HOLD_FOR_SCAN
, false);
7564 void brcms_c_associate_upd(struct brcms_c_info
*wlc
, bool state
)
7566 wlc
->pub
->associated
= state
;
7570 * When a remote STA/AP is removed by Mac80211, or when it can no longer accept
7571 * AMPDU traffic, packets pending in hardware have to be invalidated so that
7572 * when later on hardware releases them, they can be handled appropriately.
7574 void brcms_c_inval_dma_pkts(struct brcms_hardware
*hw
,
7575 struct ieee80211_sta
*sta
,
7576 void (*dma_callback_fn
))
7578 struct dma_pub
*dmah
;
7580 for (i
= 0; i
< NFIFO
; i
++) {
7583 dma_walk_packets(dmah
, dma_callback_fn
, sta
);
7587 int brcms_c_get_curband(struct brcms_c_info
*wlc
)
7589 return wlc
->band
->bandunit
;
7592 bool brcms_c_tx_flush_completed(struct brcms_c_info
*wlc
)
7596 /* Kick DMA to send any pending AMPDU */
7597 for (i
= 0; i
< ARRAY_SIZE(wlc
->hw
->di
); i
++)
7599 dma_kick_tx(wlc
->hw
->di
[i
]);
7601 return !brcms_txpktpendtot(wlc
);
7604 void brcms_c_set_beacon_listen_interval(struct brcms_c_info
*wlc
, u8 interval
)
7606 wlc
->bcn_li_bcn
= interval
;
7608 brcms_c_bcn_li_upd(wlc
);
7611 u64
brcms_c_tsf_get(struct brcms_c_info
*wlc
)
7616 brcms_b_read_tsf(wlc
->hw
, &tsf_l
, &tsf_h
);
7625 void brcms_c_tsf_set(struct brcms_c_info
*wlc
, u64 tsf
)
7629 brcms_c_time_lock(wlc
);
7632 tsf_h
= (tsf
>> 32);
7634 /* read the tsf timer low, then high to get an atomic read */
7635 bcma_write32(wlc
->hw
->d11core
, D11REGOFFS(tsf_timerlow
), tsf_l
);
7636 bcma_write32(wlc
->hw
->d11core
, D11REGOFFS(tsf_timerhigh
), tsf_h
);
7638 brcms_c_time_unlock(wlc
);
7641 int brcms_c_set_tx_power(struct brcms_c_info
*wlc
, int txpwr
)
7645 /* Remove override bit and clip to max qdbm value */
7646 qdbm
= min_t(uint
, txpwr
* BRCMS_TXPWR_DB_FACTOR
, 0xff);
7647 return wlc_phy_txpower_set(wlc
->band
->pi
, qdbm
, false);
7650 int brcms_c_get_tx_power(struct brcms_c_info
*wlc
)
7655 wlc_phy_txpower_get(wlc
->band
->pi
, &qdbm
, &override
);
7657 /* Return qdbm units */
7658 return (int)(qdbm
/ BRCMS_TXPWR_DB_FACTOR
);
7661 /* Process received frames */
7663 * Return true if more frames need to be processed. false otherwise.
7664 * Param 'bound' indicates max. # frames to process before break out.
7666 static void brcms_c_recv(struct brcms_c_info
*wlc
, struct sk_buff
*p
)
7668 struct d11rxhdr
*rxh
;
7669 struct ieee80211_hdr
*h
;
7673 /* frame starts with rxhdr */
7674 rxh
= (struct d11rxhdr
*) (p
->data
);
7676 /* strip off rxhdr */
7677 skb_pull(p
, BRCMS_HWRXOFF
);
7679 /* MAC inserts 2 pad bytes for a4 headers or QoS or A-MSDU subframes */
7680 if (rxh
->RxStatus1
& RXS_PBPRES
) {
7682 brcms_err(wlc
->hw
->d11core
,
7683 "wl%d: recv: rcvd runt of len %d\n",
7684 wlc
->pub
->unit
, p
->len
);
7690 h
= (struct ieee80211_hdr
*)(p
->data
+ D11_PHY_HDR_LEN
);
7693 if (rxh
->RxStatus1
& RXS_FCSERR
) {
7694 if (!(wlc
->filter_flags
& FIF_FCSFAIL
))
7698 /* check received pkt has at least frame control field */
7699 if (len
< D11_PHY_HDR_LEN
+ sizeof(h
->frame_control
))
7702 /* not supporting A-MSDU */
7703 is_amsdu
= rxh
->RxStatus2
& RXS_AMSDU_MASK
;
7707 brcms_c_recvctl(wlc
, rxh
, p
);
7711 brcmu_pkt_buf_free_skb(p
);
7714 /* Process received frames */
7716 * Return true if more frames need to be processed. false otherwise.
7717 * Param 'bound' indicates max. # frames to process before break out.
7720 brcms_b_recv(struct brcms_hardware
*wlc_hw
, uint fifo
, bool bound
)
7723 struct sk_buff
*next
= NULL
;
7724 struct sk_buff_head recv_frames
;
7727 uint bound_limit
= bound
? RXBND
: -1;
7728 bool morepending
= false;
7730 skb_queue_head_init(&recv_frames
);
7732 /* gather received frames */
7734 /* !give others some time to run! */
7735 if (n
>= bound_limit
)
7738 morepending
= dma_rx(wlc_hw
->di
[fifo
], &recv_frames
);
7740 } while (morepending
);
7742 /* post more rbufs */
7743 dma_rxfill(wlc_hw
->di
[fifo
]);
7745 /* process each frame */
7746 skb_queue_walk_safe(&recv_frames
, p
, next
) {
7747 struct d11rxhdr_le
*rxh_le
;
7748 struct d11rxhdr
*rxh
;
7750 skb_unlink(p
, &recv_frames
);
7751 rxh_le
= (struct d11rxhdr_le
*)p
->data
;
7752 rxh
= (struct d11rxhdr
*)p
->data
;
7754 /* fixup rx header endianness */
7755 rxh
->RxFrameSize
= le16_to_cpu(rxh_le
->RxFrameSize
);
7756 rxh
->PhyRxStatus_0
= le16_to_cpu(rxh_le
->PhyRxStatus_0
);
7757 rxh
->PhyRxStatus_1
= le16_to_cpu(rxh_le
->PhyRxStatus_1
);
7758 rxh
->PhyRxStatus_2
= le16_to_cpu(rxh_le
->PhyRxStatus_2
);
7759 rxh
->PhyRxStatus_3
= le16_to_cpu(rxh_le
->PhyRxStatus_3
);
7760 rxh
->PhyRxStatus_4
= le16_to_cpu(rxh_le
->PhyRxStatus_4
);
7761 rxh
->PhyRxStatus_5
= le16_to_cpu(rxh_le
->PhyRxStatus_5
);
7762 rxh
->RxStatus1
= le16_to_cpu(rxh_le
->RxStatus1
);
7763 rxh
->RxStatus2
= le16_to_cpu(rxh_le
->RxStatus2
);
7764 rxh
->RxTSFTime
= le16_to_cpu(rxh_le
->RxTSFTime
);
7765 rxh
->RxChan
= le16_to_cpu(rxh_le
->RxChan
);
7767 brcms_c_recv(wlc_hw
->wlc
, p
);
7773 /* second-level interrupt processing
7774 * Return true if another dpc needs to be re-scheduled. false otherwise.
7775 * Param 'bounded' indicates if applicable loops should be bounded.
7777 bool brcms_c_dpc(struct brcms_c_info
*wlc
, bool bounded
)
7780 struct brcms_hardware
*wlc_hw
= wlc
->hw
;
7781 struct bcma_device
*core
= wlc_hw
->d11core
;
7783 if (brcms_deviceremoved(wlc
)) {
7784 brcms_err(core
, "wl%d: %s: dead chip\n", wlc_hw
->unit
,
7786 brcms_down(wlc
->wl
);
7790 /* grab and clear the saved software intstatus bits */
7791 macintstatus
= wlc
->macintstatus
;
7792 wlc
->macintstatus
= 0;
7794 brcms_dbg_int(core
, "wl%d: macintstatus 0x%x\n",
7795 wlc_hw
->unit
, macintstatus
);
7797 WARN_ON(macintstatus
& MI_PRQ
); /* PRQ Interrupt in non-MBSS */
7800 if (macintstatus
& MI_TFS
) {
7802 if (brcms_b_txstatus(wlc
->hw
, bounded
, &fatal
))
7803 wlc
->macintstatus
|= MI_TFS
;
7805 brcms_err(core
, "MI_TFS: fatal\n");
7810 if (macintstatus
& (MI_TBTT
| MI_DTIM_TBTT
))
7813 /* ATIM window end */
7814 if (macintstatus
& MI_ATIMWINEND
) {
7815 brcms_dbg_info(core
, "end of ATIM window\n");
7816 bcma_set32(core
, D11REGOFFS(maccommand
), wlc
->qvalid
);
7821 * received data or control frame, MI_DMAINT is
7822 * indication of RX_FIFO interrupt
7824 if (macintstatus
& MI_DMAINT
)
7825 if (brcms_b_recv(wlc_hw
, RX_FIFO
, bounded
))
7826 wlc
->macintstatus
|= MI_DMAINT
;
7828 /* noise sample collected */
7829 if (macintstatus
& MI_BG_NOISE
)
7830 wlc_phy_noise_sample_intr(wlc_hw
->band
->pi
);
7832 if (macintstatus
& MI_GP0
) {
7833 brcms_err(core
, "wl%d: PSM microcode watchdog fired at %d "
7834 "(seconds). Resetting.\n", wlc_hw
->unit
, wlc_hw
->now
);
7836 printk_once("%s : PSM Watchdog, chipid 0x%x, chiprev 0x%x\n",
7837 __func__
, ai_get_chip_id(wlc_hw
->sih
),
7838 ai_get_chiprev(wlc_hw
->sih
));
7839 brcms_fatal_error(wlc_hw
->wlc
->wl
);
7842 /* gptimer timeout */
7843 if (macintstatus
& MI_TO
)
7844 bcma_write32(core
, D11REGOFFS(gptimer
), 0);
7846 if (macintstatus
& MI_RFDISABLE
) {
7847 brcms_dbg_info(core
, "wl%d: BMAC Detected a change on the"
7848 " RF Disable Input\n", wlc_hw
->unit
);
7849 brcms_rfkill_set_hw_state(wlc
->wl
);
7852 /* BCN template is available */
7853 if (macintstatus
& MI_BCNTPL
)
7854 brcms_c_update_beacon(wlc
);
7856 /* it isn't done and needs to be resched if macintstatus is non-zero */
7857 return wlc
->macintstatus
!= 0;
7860 brcms_fatal_error(wlc_hw
->wlc
->wl
);
7861 return wlc
->macintstatus
!= 0;
7864 void brcms_c_init(struct brcms_c_info
*wlc
, bool mute_tx
)
7866 struct bcma_device
*core
= wlc
->hw
->d11core
;
7867 struct ieee80211_channel
*ch
= wlc
->pub
->ieee_hw
->conf
.chandef
.chan
;
7870 brcms_dbg_info(core
, "wl%d\n", wlc
->pub
->unit
);
7872 chanspec
= ch20mhz_chspec(ch
->hw_value
);
7874 brcms_b_init(wlc
->hw
, chanspec
);
7876 /* update beacon listen interval */
7877 brcms_c_bcn_li_upd(wlc
);
7879 /* write ethernet address to core */
7880 brcms_c_set_mac(wlc
->bsscfg
);
7881 brcms_c_set_bssid(wlc
->bsscfg
);
7883 /* Update tsf_cfprep if associated and up */
7884 if (wlc
->pub
->associated
&& wlc
->pub
->up
) {
7887 /* get beacon period and convert to uS */
7888 bi
= wlc
->bsscfg
->current_bss
->beacon_period
<< 10;
7890 * update since init path would reset
7893 bcma_write32(core
, D11REGOFFS(tsf_cfprep
),
7894 bi
<< CFPREP_CBI_SHIFT
);
7896 /* Update maccontrol PM related bits */
7897 brcms_c_set_ps_ctrl(wlc
);
7900 brcms_c_bandinit_ordered(wlc
, chanspec
);
7902 /* init probe response timeout */
7903 brcms_b_write_shm(wlc
->hw
, M_PRS_MAXTIME
, wlc
->prb_resp_timeout
);
7905 /* init max burst txop (framebursting) */
7906 brcms_b_write_shm(wlc
->hw
, M_MBURST_TXOP
,
7908 _rifs
? (EDCF_AC_VO_TXOP_AP
<< 5) : MAXFRAMEBURST_TXOP
));
7910 /* initialize maximum allowed duty cycle */
7911 brcms_c_duty_cycle_set(wlc
, wlc
->tx_duty_cycle_ofdm
, true, true);
7912 brcms_c_duty_cycle_set(wlc
, wlc
->tx_duty_cycle_cck
, false, true);
7915 * Update some shared memory locations related to
7916 * max AMPDU size allowed to received
7918 brcms_c_ampdu_shm_upd(wlc
->ampdu
);
7920 /* band-specific inits */
7921 brcms_c_bsinit(wlc
);
7923 /* Enable EDCF mode (while the MAC is suspended) */
7924 bcma_set16(core
, D11REGOFFS(ifs_ctl
), IFS_USEEDCF
);
7925 brcms_c_edcf_setparams(wlc
, false);
7927 /* read the ucode version if we have not yet done so */
7928 if (wlc
->ucode_rev
== 0) {
7932 rev
= brcms_b_read_shm(wlc
->hw
, M_BOM_REV_MAJOR
);
7933 patch
= brcms_b_read_shm(wlc
->hw
, M_BOM_REV_MINOR
);
7934 wlc
->ucode_rev
= (rev
<< NBITS(u16
)) | patch
;
7935 snprintf(wlc
->wiphy
->fw_version
,
7936 sizeof(wlc
->wiphy
->fw_version
), "%u.%u", rev
, patch
);
7939 /* ..now really unleash hell (allow the MAC out of suspend) */
7940 brcms_c_enable_mac(wlc
);
7942 /* suspend the tx fifos and mute the phy for preism cac time */
7944 brcms_b_mute(wlc
->hw
, true);
7946 /* enable the RF Disable Delay timer */
7947 bcma_write32(core
, D11REGOFFS(rfdisabledly
), RFDISABLE_DEFAULT
);
7950 * Initialize WME parameters; if they haven't been set by some other
7951 * mechanism (IOVar, etc) then read them from the hardware.
7953 if (GFIELD(wlc
->wme_retries
[0], EDCF_SHORT
) == 0) {
7954 /* Uninitialized; read from HW */
7957 for (ac
= 0; ac
< IEEE80211_NUM_ACS
; ac
++)
7958 wlc
->wme_retries
[ac
] =
7959 brcms_b_read_shm(wlc
->hw
, M_AC_TXLMT_ADDR(ac
));
7964 * The common driver entry routine. Error codes should be unique
7966 struct brcms_c_info
*
7967 brcms_c_attach(struct brcms_info
*wl
, struct bcma_device
*core
, uint unit
,
7968 bool piomode
, uint
*perr
)
7970 struct brcms_c_info
*wlc
;
7973 struct brcms_pub
*pub
;
7975 /* allocate struct brcms_c_info state and its substructures */
7976 wlc
= brcms_c_attach_malloc(unit
, &err
, 0);
7979 wlc
->wiphy
= wl
->wiphy
;
7986 wlc
->band
= wlc
->bandstate
[0];
7987 wlc
->core
= wlc
->corestate
;
7990 pub
->_piomode
= piomode
;
7991 wlc
->bandinit_pending
= false;
7992 wlc
->beacon_template_virgin
= true;
7994 /* populate struct brcms_c_info with default values */
7995 brcms_c_info_init(wlc
, unit
);
7997 /* update sta/ap related parameters */
7998 brcms_c_ap_upd(wlc
);
8001 * low level attach steps(all hw accesses go
8002 * inside, no more in rest of the attach)
8004 err
= brcms_b_attach(wlc
, core
, unit
, piomode
);
8008 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_PAM_OVR
, OFF
);
8010 pub
->phy_11ncapable
= BRCMS_PHY_11N_CAP(wlc
->band
);
8012 /* disable allowed duty cycle */
8013 wlc
->tx_duty_cycle_ofdm
= 0;
8014 wlc
->tx_duty_cycle_cck
= 0;
8016 brcms_c_stf_phy_chain_calc(wlc
);
8018 /* txchain 1: txant 0, txchain 2: txant 1 */
8019 if (BRCMS_ISNPHY(wlc
->band
) && (wlc
->stf
->txstreams
== 1))
8020 wlc
->stf
->txant
= wlc
->stf
->hw_txchain
- 1;
8022 /* push to BMAC driver */
8023 wlc_phy_stf_chain_init(wlc
->band
->pi
, wlc
->stf
->hw_txchain
,
8024 wlc
->stf
->hw_rxchain
);
8026 /* pull up some info resulting from the low attach */
8027 for (i
= 0; i
< NFIFO
; i
++)
8028 wlc
->core
->txavail
[i
] = wlc
->hw
->txavail
[i
];
8030 memcpy(&wlc
->perm_etheraddr
, &wlc
->hw
->etheraddr
, ETH_ALEN
);
8031 memcpy(&pub
->cur_etheraddr
, &wlc
->hw
->etheraddr
, ETH_ALEN
);
8033 for (j
= 0; j
< wlc
->pub
->_nbands
; j
++) {
8034 wlc
->band
= wlc
->bandstate
[j
];
8036 if (!brcms_c_attach_stf_ant_init(wlc
)) {
8041 /* default contention windows size limits */
8042 wlc
->band
->CWmin
= APHY_CWMIN
;
8043 wlc
->band
->CWmax
= PHY_CWMAX
;
8045 /* init gmode value */
8046 if (wlc
->band
->bandtype
== BRCM_BAND_2G
) {
8047 wlc
->band
->gmode
= GMODE_AUTO
;
8048 brcms_c_protection_upd(wlc
, BRCMS_PROT_G_USER
,
8052 /* init _n_enab supported mode */
8053 if (BRCMS_PHY_11N_CAP(wlc
->band
)) {
8054 pub
->_n_enab
= SUPPORT_11N
;
8055 brcms_c_protection_upd(wlc
, BRCMS_PROT_N_USER
,
8057 SUPPORT_11N
) ? WL_11N_2x2
:
8061 /* init per-band default rateset, depend on band->gmode */
8062 brcms_default_rateset(wlc
, &wlc
->band
->defrateset
);
8064 /* fill in hw_rateset */
8065 brcms_c_rateset_filter(&wlc
->band
->defrateset
,
8066 &wlc
->band
->hw_rateset
, false,
8067 BRCMS_RATES_CCK_OFDM
, BRCMS_RATE_MASK
,
8068 (bool) (wlc
->pub
->_n_enab
& SUPPORT_11N
));
8072 * update antenna config due to
8073 * wlc->stf->txant/txchain/ant_rx_ovr change
8075 brcms_c_stf_phy_txant_upd(wlc
);
8077 /* attach each modules */
8078 err
= brcms_c_attach_module(wlc
);
8082 if (!brcms_c_timers_init(wlc
, unit
)) {
8083 wiphy_err(wl
->wiphy
, "wl%d: %s: init_timer failed\n", unit
,
8089 /* depend on rateset, gmode */
8090 wlc
->cmi
= brcms_c_channel_mgr_attach(wlc
);
8092 wiphy_err(wl
->wiphy
, "wl%d: %s: channel_mgr_attach failed"
8093 "\n", unit
, __func__
);
8098 /* init default when all parameters are ready, i.e. ->rateset */
8099 brcms_c_bss_default_init(wlc
);
8102 * Complete the wlc default state initializations..
8105 wlc
->bsscfg
->wlc
= wlc
;
8107 wlc
->mimoft
= FT_HT
;
8108 wlc
->mimo_40txbw
= AUTO
;
8109 wlc
->ofdm_40txbw
= AUTO
;
8110 wlc
->cck_40txbw
= AUTO
;
8111 brcms_c_update_mimo_band_bwcap(wlc
, BRCMS_N_BW_20IN2G_40IN5G
);
8113 /* Set default values of SGI */
8114 if (BRCMS_SGI_CAP_PHY(wlc
)) {
8115 brcms_c_ht_update_sgi_rx(wlc
, (BRCMS_N_SGI_20
|
8117 } else if (BRCMS_ISSSLPNPHY(wlc
->band
)) {
8118 brcms_c_ht_update_sgi_rx(wlc
, (BRCMS_N_SGI_20
|
8121 brcms_c_ht_update_sgi_rx(wlc
, 0);
8124 brcms_b_antsel_set(wlc
->hw
, wlc
->asi
->antsel_avail
);
8132 wiphy_err(wl
->wiphy
, "wl%d: %s: failed with err %d\n",
8133 unit
, __func__
, err
);
8135 brcms_c_detach(wlc
);