Linux 4.19.133
[linux/fpc-iii.git] / drivers / parisc / dino.c
blob29df6ab29e95cd1fcb948f4e135978645d9deaf4
1 /*
2 ** DINO manager
3 **
4 ** (c) Copyright 1999 Red Hat Software
5 ** (c) Copyright 1999 SuSE GmbH
6 ** (c) Copyright 1999,2000 Hewlett-Packard Company
7 ** (c) Copyright 2000 Grant Grundler
8 ** (c) Copyright 2006 Helge Deller
9 **
10 ** This program is free software; you can redistribute it and/or modify
11 ** it under the terms of the GNU General Public License as published by
12 ** the Free Software Foundation; either version 2 of the License, or
13 ** (at your option) any later version.
15 ** This module provides access to Dino PCI bus (config/IOport spaces)
16 ** and helps manage Dino IRQ lines.
18 ** Dino interrupt handling is a bit complicated.
19 ** Dino always writes to the broadcast EIR via irr0 for now.
20 ** (BIG WARNING: using broadcast EIR is a really bad thing for SMP!)
21 ** Only one processor interrupt is used for the 11 IRQ line
22 ** inputs to dino.
24 ** The different between Built-in Dino and Card-Mode
25 ** dino is in chip initialization and pci device initialization.
27 ** Linux drivers can only use Card-Mode Dino if pci devices I/O port
28 ** BARs are configured and used by the driver. Programming MMIO address
29 ** requires substantial knowledge of available Host I/O address ranges
30 ** is currently not supported. Port/Config accessor functions are the
31 ** same. "BIOS" differences are handled within the existing routines.
34 /* Changes :
35 ** 2001-06-14 : Clement Moyroud (moyroudc@esiee.fr)
36 ** - added support for the integrated RS232.
40 ** TODO: create a virtual address for each Dino HPA.
41 ** GSC code might be able to do this since IODC data tells us
42 ** how many pages are used. PCI subsystem could (must?) do this
43 ** for PCI drivers devices which implement/use MMIO registers.
46 #include <linux/delay.h>
47 #include <linux/types.h>
48 #include <linux/kernel.h>
49 #include <linux/pci.h>
50 #include <linux/init.h>
51 #include <linux/ioport.h>
52 #include <linux/slab.h>
53 #include <linux/interrupt.h> /* for struct irqaction */
54 #include <linux/spinlock.h> /* for spinlock_t and prototypes */
56 #include <asm/pdc.h>
57 #include <asm/page.h>
58 #include <asm/io.h>
59 #include <asm/hardware.h>
61 #include "gsc.h"
63 #undef DINO_DEBUG
65 #ifdef DINO_DEBUG
66 #define DBG(x...) printk(x)
67 #else
68 #define DBG(x...)
69 #endif
72 ** Config accessor functions only pass in the 8-bit bus number
73 ** and not the 8-bit "PCI Segment" number. Each Dino will be
74 ** assigned a PCI bus number based on "when" it's discovered.
76 ** The "secondary" bus number is set to this before calling
77 ** pci_scan_bus(). If any PPB's are present, the scan will
78 ** discover them and update the "secondary" and "subordinate"
79 ** fields in Dino's pci_bus structure.
81 ** Changes in the configuration *will* result in a different
82 ** bus number for each dino.
85 #define is_card_dino(id) ((id)->hw_type == HPHW_A_DMA)
86 #define is_cujo(id) ((id)->hversion == 0x682)
88 #define DINO_IAR0 0x004
89 #define DINO_IODC_ADDR 0x008
90 #define DINO_IODC_DATA_0 0x008
91 #define DINO_IODC_DATA_1 0x008
92 #define DINO_IRR0 0x00C
93 #define DINO_IAR1 0x010
94 #define DINO_IRR1 0x014
95 #define DINO_IMR 0x018
96 #define DINO_IPR 0x01C
97 #define DINO_TOC_ADDR 0x020
98 #define DINO_ICR 0x024
99 #define DINO_ILR 0x028
100 #define DINO_IO_COMMAND 0x030
101 #define DINO_IO_STATUS 0x034
102 #define DINO_IO_CONTROL 0x038
103 #define DINO_IO_GSC_ERR_RESP 0x040
104 #define DINO_IO_ERR_INFO 0x044
105 #define DINO_IO_PCI_ERR_RESP 0x048
106 #define DINO_IO_FBB_EN 0x05c
107 #define DINO_IO_ADDR_EN 0x060
108 #define DINO_PCI_ADDR 0x064
109 #define DINO_CONFIG_DATA 0x068
110 #define DINO_IO_DATA 0x06c
111 #define DINO_MEM_DATA 0x070 /* Dino 3.x only */
112 #define DINO_GSC2X_CONFIG 0x7b4
113 #define DINO_GMASK 0x800
114 #define DINO_PAMR 0x804
115 #define DINO_PAPR 0x808
116 #define DINO_DAMODE 0x80c
117 #define DINO_PCICMD 0x810
118 #define DINO_PCISTS 0x814
119 #define DINO_MLTIM 0x81c
120 #define DINO_BRDG_FEAT 0x820
121 #define DINO_PCIROR 0x824
122 #define DINO_PCIWOR 0x828
123 #define DINO_TLTIM 0x830
125 #define DINO_IRQS 11 /* bits 0-10 are architected */
126 #define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
127 #define DINO_LOCAL_IRQS (DINO_IRQS+1)
129 #define DINO_MASK_IRQ(x) (1<<(x))
131 #define PCIINTA 0x001
132 #define PCIINTB 0x002
133 #define PCIINTC 0x004
134 #define PCIINTD 0x008
135 #define PCIINTE 0x010
136 #define PCIINTF 0x020
137 #define GSCEXTINT 0x040
138 /* #define xxx 0x080 - bit 7 is "default" */
139 /* #define xxx 0x100 - bit 8 not used */
140 /* #define xxx 0x200 - bit 9 not used */
141 #define RS232INT 0x400
143 struct dino_device
145 struct pci_hba_data hba; /* 'C' inheritance - must be first */
146 spinlock_t dinosaur_pen;
147 unsigned long txn_addr; /* EIR addr to generate interrupt */
148 u32 txn_data; /* EIR data assign to each dino */
149 u32 imr; /* IRQ's which are enabled */
150 int global_irq[DINO_LOCAL_IRQS]; /* map IMR bit to global irq */
151 #ifdef DINO_DEBUG
152 unsigned int dino_irr0; /* save most recent IRQ line stat */
153 #endif
156 /* Looks nice and keeps the compiler happy */
157 #define DINO_DEV(d) ({ \
158 void *__pdata = d; \
159 BUG_ON(!__pdata); \
160 (struct dino_device *)__pdata; })
163 /* Check if PCI device is behind a Card-mode Dino. */
164 static int pci_dev_is_behind_card_dino(struct pci_dev *dev)
166 struct dino_device *dino_dev;
168 dino_dev = DINO_DEV(parisc_walk_tree(dev->bus->bridge));
169 return is_card_dino(&dino_dev->hba.dev->id);
173 * Dino Configuration Space Accessor Functions
176 #define DINO_CFG_TOK(bus,dfn,pos) ((u32) ((bus)<<16 | (dfn)<<8 | (pos)))
179 * keep the current highest bus count to assist in allocating busses. This
180 * tries to keep a global bus count total so that when we discover an
181 * entirely new bus, it can be given a unique bus number.
183 static int dino_current_bus = 0;
185 static int dino_cfg_read(struct pci_bus *bus, unsigned int devfn, int where,
186 int size, u32 *val)
188 struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
189 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
190 u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
191 void __iomem *base_addr = d->hba.base_addr;
192 unsigned long flags;
194 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
195 size);
196 spin_lock_irqsave(&d->dinosaur_pen, flags);
198 /* tell HW which CFG address */
199 __raw_writel(v, base_addr + DINO_PCI_ADDR);
201 /* generate cfg read cycle */
202 if (size == 1) {
203 *val = readb(base_addr + DINO_CONFIG_DATA + (where & 3));
204 } else if (size == 2) {
205 *val = readw(base_addr + DINO_CONFIG_DATA + (where & 2));
206 } else if (size == 4) {
207 *val = readl(base_addr + DINO_CONFIG_DATA);
210 spin_unlock_irqrestore(&d->dinosaur_pen, flags);
211 return 0;
215 * Dino address stepping "feature":
216 * When address stepping, Dino attempts to drive the bus one cycle too soon
217 * even though the type of cycle (config vs. MMIO) might be different.
218 * The read of Ven/Prod ID is harmless and avoids Dino's address stepping.
220 static int dino_cfg_write(struct pci_bus *bus, unsigned int devfn, int where,
221 int size, u32 val)
223 struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
224 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
225 u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
226 void __iomem *base_addr = d->hba.base_addr;
227 unsigned long flags;
229 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
230 size);
231 spin_lock_irqsave(&d->dinosaur_pen, flags);
233 /* avoid address stepping feature */
234 __raw_writel(v & 0xffffff00, base_addr + DINO_PCI_ADDR);
235 __raw_readl(base_addr + DINO_CONFIG_DATA);
237 /* tell HW which CFG address */
238 __raw_writel(v, base_addr + DINO_PCI_ADDR);
239 /* generate cfg read cycle */
240 if (size == 1) {
241 writeb(val, base_addr + DINO_CONFIG_DATA + (where & 3));
242 } else if (size == 2) {
243 writew(val, base_addr + DINO_CONFIG_DATA + (where & 2));
244 } else if (size == 4) {
245 writel(val, base_addr + DINO_CONFIG_DATA);
248 spin_unlock_irqrestore(&d->dinosaur_pen, flags);
249 return 0;
252 static struct pci_ops dino_cfg_ops = {
253 .read = dino_cfg_read,
254 .write = dino_cfg_write,
259 * Dino "I/O Port" Space Accessor Functions
261 * Many PCI devices don't require use of I/O port space (eg Tulip,
262 * NCR720) since they export the same registers to both MMIO and
263 * I/O port space. Performance is going to stink if drivers use
264 * I/O port instead of MMIO.
267 #define DINO_PORT_IN(type, size, mask) \
268 static u##size dino_in##size (struct pci_hba_data *d, u16 addr) \
270 u##size v; \
271 unsigned long flags; \
272 spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
273 /* tell HW which IO Port address */ \
274 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
275 /* generate I/O PORT read cycle */ \
276 v = read##type(d->base_addr+DINO_IO_DATA+(addr&mask)); \
277 spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
278 return v; \
281 DINO_PORT_IN(b, 8, 3)
282 DINO_PORT_IN(w, 16, 2)
283 DINO_PORT_IN(l, 32, 0)
285 #define DINO_PORT_OUT(type, size, mask) \
286 static void dino_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
288 unsigned long flags; \
289 spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
290 /* tell HW which IO port address */ \
291 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
292 /* generate cfg write cycle */ \
293 write##type(val, d->base_addr+DINO_IO_DATA+(addr&mask)); \
294 spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
297 DINO_PORT_OUT(b, 8, 3)
298 DINO_PORT_OUT(w, 16, 2)
299 DINO_PORT_OUT(l, 32, 0)
301 static struct pci_port_ops dino_port_ops = {
302 .inb = dino_in8,
303 .inw = dino_in16,
304 .inl = dino_in32,
305 .outb = dino_out8,
306 .outw = dino_out16,
307 .outl = dino_out32
310 static void dino_mask_irq(struct irq_data *d)
312 struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
313 int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
315 DBG(KERN_WARNING "%s(0x%px, %d)\n", __func__, dino_dev, d->irq);
317 /* Clear the matching bit in the IMR register */
318 dino_dev->imr &= ~(DINO_MASK_IRQ(local_irq));
319 __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
322 static void dino_unmask_irq(struct irq_data *d)
324 struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
325 int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
326 u32 tmp;
328 DBG(KERN_WARNING "%s(0x%px, %d)\n", __func__, dino_dev, d->irq);
331 ** clear pending IRQ bits
333 ** This does NOT change ILR state!
334 ** See comment below for ILR usage.
336 __raw_readl(dino_dev->hba.base_addr+DINO_IPR);
338 /* set the matching bit in the IMR register */
339 dino_dev->imr |= DINO_MASK_IRQ(local_irq); /* used in dino_isr() */
340 __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
342 /* Emulate "Level Triggered" Interrupt
343 ** Basically, a driver is blowing it if the IRQ line is asserted
344 ** while the IRQ is disabled. But tulip.c seems to do that....
345 ** Give 'em a kluge award and a nice round of applause!
347 ** The gsc_write will generate an interrupt which invokes dino_isr().
348 ** dino_isr() will read IPR and find nothing. But then catch this
349 ** when it also checks ILR.
351 tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR);
352 if (tmp & DINO_MASK_IRQ(local_irq)) {
353 DBG(KERN_WARNING "%s(): IRQ asserted! (ILR 0x%x)\n",
354 __func__, tmp);
355 gsc_writel(dino_dev->txn_data, dino_dev->txn_addr);
359 static struct irq_chip dino_interrupt_type = {
360 .name = "GSC-PCI",
361 .irq_unmask = dino_unmask_irq,
362 .irq_mask = dino_mask_irq,
367 * Handle a Processor interrupt generated by Dino.
369 * ilr_loop counter is a kluge to prevent a "stuck" IRQ line from
370 * wedging the CPU. Could be removed or made optional at some point.
372 static irqreturn_t dino_isr(int irq, void *intr_dev)
374 struct dino_device *dino_dev = intr_dev;
375 u32 mask;
376 int ilr_loop = 100;
378 /* read and acknowledge pending interrupts */
379 #ifdef DINO_DEBUG
380 dino_dev->dino_irr0 =
381 #endif
382 mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK;
384 if (mask == 0)
385 return IRQ_NONE;
387 ilr_again:
388 do {
389 int local_irq = __ffs(mask);
390 int irq = dino_dev->global_irq[local_irq];
391 DBG(KERN_DEBUG "%s(%d, %p) mask 0x%x\n",
392 __func__, irq, intr_dev, mask);
393 generic_handle_irq(irq);
394 mask &= ~(1 << local_irq);
395 } while (mask);
397 /* Support for level triggered IRQ lines.
399 ** Dropping this support would make this routine *much* faster.
400 ** But since PCI requires level triggered IRQ line to share lines...
401 ** device drivers may assume lines are level triggered (and not
402 ** edge triggered like EISA/ISA can be).
404 mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr;
405 if (mask) {
406 if (--ilr_loop > 0)
407 goto ilr_again;
408 printk(KERN_ERR "Dino 0x%px: stuck interrupt %d\n",
409 dino_dev->hba.base_addr, mask);
410 return IRQ_NONE;
412 return IRQ_HANDLED;
415 static void dino_assign_irq(struct dino_device *dino, int local_irq, int *irqp)
417 int irq = gsc_assign_irq(&dino_interrupt_type, dino);
418 if (irq == NO_IRQ)
419 return;
421 *irqp = irq;
422 dino->global_irq[local_irq] = irq;
425 static void dino_choose_irq(struct parisc_device *dev, void *ctrl)
427 int irq;
428 struct dino_device *dino = ctrl;
430 switch (dev->id.sversion) {
431 case 0x00084: irq = 8; break; /* PS/2 */
432 case 0x0008c: irq = 10; break; /* RS232 */
433 case 0x00096: irq = 8; break; /* PS/2 */
434 default: return; /* Unknown */
437 dino_assign_irq(dino, irq, &dev->irq);
442 * Cirrus 6832 Cardbus reports wrong irq on RDI Tadpole PARISC Laptop (deller@gmx.de)
443 * (the irqs are off-by-one, not sure yet if this is a cirrus, dino-hardware or dino-driver problem...)
445 static void quirk_cirrus_cardbus(struct pci_dev *dev)
447 u8 new_irq = dev->irq - 1;
448 printk(KERN_INFO "PCI: Cirrus Cardbus IRQ fixup for %s, from %d to %d\n",
449 pci_name(dev), dev->irq, new_irq);
450 dev->irq = new_irq;
452 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6832, quirk_cirrus_cardbus );
454 #ifdef CONFIG_TULIP
455 static void pci_fixup_tulip(struct pci_dev *dev)
457 if (!pci_dev_is_behind_card_dino(dev))
458 return;
459 if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM))
460 return;
461 pr_warn("%s: HP HSC-PCI Cards with card-mode Dino not yet supported.\n",
462 pci_name(dev));
463 /* Disable this card by zeroing the PCI resources */
464 memset(&dev->resource[0], 0, sizeof(dev->resource[0]));
465 memset(&dev->resource[1], 0, sizeof(dev->resource[1]));
467 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_DEC, PCI_ANY_ID, pci_fixup_tulip);
468 #endif /* CONFIG_TULIP */
470 static void __init
471 dino_bios_init(void)
473 DBG("dino_bios_init\n");
477 * dino_card_setup - Set up the memory space for a Dino in card mode.
478 * @bus: the bus under this dino
480 * Claim an 8MB chunk of unused IO space and call the generic PCI routines
481 * to set up the addresses of the devices on this bus.
483 #define _8MB 0x00800000UL
484 static void __init
485 dino_card_setup(struct pci_bus *bus, void __iomem *base_addr)
487 int i;
488 struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
489 struct resource *res;
490 char name[128];
491 int size;
493 res = &dino_dev->hba.lmmio_space;
494 res->flags = IORESOURCE_MEM;
495 size = scnprintf(name, sizeof(name), "Dino LMMIO (%s)",
496 dev_name(bus->bridge));
497 res->name = kmalloc(size+1, GFP_KERNEL);
498 if(res->name)
499 strcpy((char *)res->name, name);
500 else
501 res->name = dino_dev->hba.lmmio_space.name;
504 if (ccio_allocate_resource(dino_dev->hba.dev, res, _8MB,
505 F_EXTEND(0xf0000000UL) | _8MB,
506 F_EXTEND(0xffffffffUL) &~ _8MB, _8MB) < 0) {
507 struct pci_dev *dev, *tmp;
509 printk(KERN_ERR "Dino: cannot attach bus %s\n",
510 dev_name(bus->bridge));
511 /* kill the bus, we can't do anything with it */
512 list_for_each_entry_safe(dev, tmp, &bus->devices, bus_list) {
513 list_del(&dev->bus_list);
516 return;
518 bus->resource[1] = res;
519 bus->resource[0] = &(dino_dev->hba.io_space);
521 /* Now tell dino what range it has */
522 for (i = 1; i < 31; i++) {
523 if (res->start == F_EXTEND(0xf0000000UL | (i * _8MB)))
524 break;
526 DBG("DINO GSC WRITE i=%d, start=%lx, dino addr = %p\n",
527 i, res->start, base_addr + DINO_IO_ADDR_EN);
528 __raw_writel(1 << i, base_addr + DINO_IO_ADDR_EN);
531 static void __init
532 dino_card_fixup(struct pci_dev *dev)
534 u32 irq_pin;
537 ** REVISIT: card-mode PCI-PCI expansion chassis do exist.
538 ** Not sure they were ever productized.
539 ** Die here since we'll die later in dino_inb() anyway.
541 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
542 panic("Card-Mode Dino: PCI-PCI Bridge not supported\n");
546 ** Set Latency Timer to 0xff (not a shared bus)
547 ** Set CACHELINE_SIZE.
549 dino_cfg_write(dev->bus, dev->devfn,
550 PCI_CACHE_LINE_SIZE, 2, 0xff00 | L1_CACHE_BYTES/4);
553 ** Program INT_LINE for card-mode devices.
554 ** The cards are hardwired according to this algorithm.
555 ** And it doesn't matter if PPB's are present or not since
556 ** the IRQ lines bypass the PPB.
558 ** "-1" converts INTA-D (1-4) to PCIINTA-D (0-3) range.
559 ** The additional "-1" adjusts for skewing the IRQ<->slot.
561 dino_cfg_read(dev->bus, dev->devfn, PCI_INTERRUPT_PIN, 1, &irq_pin);
562 dev->irq = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
564 /* Shouldn't really need to do this but it's in case someone tries
565 ** to bypass PCI services and look at the card themselves.
567 dino_cfg_write(dev->bus, dev->devfn, PCI_INTERRUPT_LINE, 1, dev->irq);
570 /* The alignment contraints for PCI bridges under dino */
571 #define DINO_BRIDGE_ALIGN 0x100000
574 static void __init
575 dino_fixup_bus(struct pci_bus *bus)
577 struct pci_dev *dev;
578 struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
580 DBG(KERN_WARNING "%s(0x%px) bus %d platform_data 0x%px\n",
581 __func__, bus, bus->busn_res.start,
582 bus->bridge->platform_data);
584 /* Firmware doesn't set up card-mode dino, so we have to */
585 if (is_card_dino(&dino_dev->hba.dev->id)) {
586 dino_card_setup(bus, dino_dev->hba.base_addr);
587 } else if (bus->parent) {
588 int i;
590 pci_read_bridge_bases(bus);
593 for(i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
594 if((bus->self->resource[i].flags &
595 (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
596 continue;
598 if(bus->self->resource[i].flags & IORESOURCE_MEM) {
599 /* There's a quirk to alignment of
600 * bridge memory resources: the start
601 * is the alignment and start-end is
602 * the size. However, firmware will
603 * have assigned start and end, so we
604 * need to take this into account */
605 bus->self->resource[i].end = bus->self->resource[i].end - bus->self->resource[i].start + DINO_BRIDGE_ALIGN;
606 bus->self->resource[i].start = DINO_BRIDGE_ALIGN;
610 DBG("DEBUG %s assigning %d [%pR]\n",
611 dev_name(&bus->self->dev), i,
612 &bus->self->resource[i]);
613 WARN_ON(pci_assign_resource(bus->self, i));
614 DBG("DEBUG %s after assign %d [%pR]\n",
615 dev_name(&bus->self->dev), i,
616 &bus->self->resource[i]);
621 list_for_each_entry(dev, &bus->devices, bus_list) {
622 if (is_card_dino(&dino_dev->hba.dev->id))
623 dino_card_fixup(dev);
626 ** P2PB's only have 2 BARs, no IRQs.
627 ** I'd like to just ignore them for now.
629 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
630 pcibios_init_bridge(dev);
631 continue;
634 /* null out the ROM resource if there is one (we don't
635 * care about an expansion rom on parisc, since it
636 * usually contains (x86) bios code) */
637 dev->resource[PCI_ROM_RESOURCE].flags = 0;
639 if(dev->irq == 255) {
641 #define DINO_FIX_UNASSIGNED_INTERRUPTS
642 #ifdef DINO_FIX_UNASSIGNED_INTERRUPTS
644 /* This code tries to assign an unassigned
645 * interrupt. Leave it disabled unless you
646 * *really* know what you're doing since the
647 * pin<->interrupt line mapping varies by bus
648 * and machine */
650 u32 irq_pin;
652 dino_cfg_read(dev->bus, dev->devfn,
653 PCI_INTERRUPT_PIN, 1, &irq_pin);
654 irq_pin = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
655 printk(KERN_WARNING "Device %s has undefined IRQ, "
656 "setting to %d\n", pci_name(dev), irq_pin);
657 dino_cfg_write(dev->bus, dev->devfn,
658 PCI_INTERRUPT_LINE, 1, irq_pin);
659 dino_assign_irq(dino_dev, irq_pin, &dev->irq);
660 #else
661 dev->irq = 65535;
662 printk(KERN_WARNING "Device %s has unassigned IRQ\n", pci_name(dev));
663 #endif
664 } else {
665 /* Adjust INT_LINE for that busses region */
666 dino_assign_irq(dino_dev, dev->irq, &dev->irq);
672 static struct pci_bios_ops dino_bios_ops = {
673 .init = dino_bios_init,
674 .fixup_bus = dino_fixup_bus
679 * Initialise a DINO controller chip
681 static void __init
682 dino_card_init(struct dino_device *dino_dev)
684 u32 brdg_feat = 0x00784e05;
685 unsigned long status;
687 status = __raw_readl(dino_dev->hba.base_addr+DINO_IO_STATUS);
688 if (status & 0x0000ff80) {
689 __raw_writel(0x00000005,
690 dino_dev->hba.base_addr+DINO_IO_COMMAND);
691 udelay(1);
694 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK);
695 __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN);
696 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR);
698 #if 1
699 /* REVISIT - should be a runtime check (eg if (CPU_IS_PCX_L) ...) */
701 ** PCX-L processors don't support XQL like Dino wants it.
702 ** PCX-L2 ignore XQL signal and it doesn't matter.
704 brdg_feat &= ~0x4; /* UXQL */
705 #endif
706 __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT);
709 ** Don't enable address decoding until we know which I/O range
710 ** currently is available from the host. Only affects MMIO
711 ** and not I/O port space.
713 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN);
715 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE);
716 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR);
717 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR);
719 __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM);
720 __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL);
721 __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM);
723 /* Disable PAMR before writing PAPR */
724 __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR);
725 __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR);
726 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR);
729 ** Dino ERS encourages enabling FBB (0x6f).
730 ** We can't until we know *all* devices below us can support it.
731 ** (Something in device configuration header tells us).
733 __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD);
735 /* Somewhere, the PCI spec says give devices 1 second
736 ** to recover from the #RESET being de-asserted.
737 ** Experience shows most devices only need 10ms.
738 ** This short-cut speeds up booting significantly.
740 mdelay(pci_post_reset_delay);
743 static int __init
744 dino_bridge_init(struct dino_device *dino_dev, const char *name)
746 unsigned long io_addr;
747 int result, i, count=0;
748 struct resource *res, *prevres = NULL;
750 * Decoding IO_ADDR_EN only works for Built-in Dino
751 * since PDC has already initialized this.
754 io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN);
755 if (io_addr == 0) {
756 printk(KERN_WARNING "%s: No PCI devices enabled.\n", name);
757 return -ENODEV;
760 res = &dino_dev->hba.lmmio_space;
761 for (i = 0; i < 32; i++) {
762 unsigned long start, end;
764 if((io_addr & (1 << i)) == 0)
765 continue;
767 start = F_EXTEND(0xf0000000UL) | (i << 23);
768 end = start + 8 * 1024 * 1024 - 1;
770 DBG("DINO RANGE %d is at 0x%lx-0x%lx\n", count,
771 start, end);
773 if(prevres && prevres->end + 1 == start) {
774 prevres->end = end;
775 } else {
776 if(count >= DINO_MAX_LMMIO_RESOURCES) {
777 printk(KERN_ERR "%s is out of resource windows for range %d (0x%lx-0x%lx)\n", name, count, start, end);
778 break;
780 prevres = res;
781 res->start = start;
782 res->end = end;
783 res->flags = IORESOURCE_MEM;
784 res->name = kmalloc(64, GFP_KERNEL);
785 if(res->name)
786 snprintf((char *)res->name, 64, "%s LMMIO %d",
787 name, count);
788 res++;
789 count++;
793 res = &dino_dev->hba.lmmio_space;
795 for(i = 0; i < DINO_MAX_LMMIO_RESOURCES; i++) {
796 if(res[i].flags == 0)
797 break;
799 result = ccio_request_resource(dino_dev->hba.dev, &res[i]);
800 if (result < 0) {
801 printk(KERN_ERR "%s: failed to claim PCI Bus address "
802 "space %d (%pR)!\n", name, i, &res[i]);
803 return result;
806 return 0;
809 static int __init dino_common_init(struct parisc_device *dev,
810 struct dino_device *dino_dev, const char *name)
812 int status;
813 u32 eim;
814 struct gsc_irq gsc_irq;
815 struct resource *res;
817 pcibios_register_hba(&dino_dev->hba);
819 pci_bios = &dino_bios_ops; /* used by pci_scan_bus() */
820 pci_port = &dino_port_ops;
823 ** Note: SMP systems can make use of IRR1/IAR1 registers
824 ** But it won't buy much performance except in very
825 ** specific applications/configurations. Note Dino
826 ** still only has 11 IRQ input lines - just map some of them
827 ** to a different processor.
829 dev->irq = gsc_alloc_irq(&gsc_irq);
830 dino_dev->txn_addr = gsc_irq.txn_addr;
831 dino_dev->txn_data = gsc_irq.txn_data;
832 eim = ((u32) gsc_irq.txn_addr) | gsc_irq.txn_data;
835 ** Dino needs a PA "IRQ" to get a processor's attention.
836 ** arch/parisc/kernel/irq.c returns an EIRR bit.
838 if (dev->irq < 0) {
839 printk(KERN_WARNING "%s: gsc_alloc_irq() failed\n", name);
840 return 1;
843 status = request_irq(dev->irq, dino_isr, 0, name, dino_dev);
844 if (status) {
845 printk(KERN_WARNING "%s: request_irq() failed with %d\n",
846 name, status);
847 return 1;
850 /* Support the serial port which is sometimes attached on built-in
851 * Dino / Cujo chips.
854 gsc_fixup_irqs(dev, dino_dev, dino_choose_irq);
857 ** This enables DINO to generate interrupts when it sees
858 ** any of its inputs *change*. Just asserting an IRQ
859 ** before it's enabled (ie unmasked) isn't good enough.
861 __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
864 ** Some platforms don't clear Dino's IRR0 register at boot time.
865 ** Reading will clear it now.
867 __raw_readl(dino_dev->hba.base_addr+DINO_IRR0);
869 /* allocate I/O Port resource region */
870 res = &dino_dev->hba.io_space;
871 if (!is_cujo(&dev->id)) {
872 res->name = "Dino I/O Port";
873 } else {
874 res->name = "Cujo I/O Port";
876 res->start = HBA_PORT_BASE(dino_dev->hba.hba_num);
877 res->end = res->start + (HBA_PORT_SPACE_SIZE - 1);
878 res->flags = IORESOURCE_IO; /* do not mark it busy ! */
879 if (request_resource(&ioport_resource, res) < 0) {
880 printk(KERN_ERR "%s: request I/O Port region failed "
881 "0x%lx/%lx (hpa 0x%px)\n",
882 name, (unsigned long)res->start, (unsigned long)res->end,
883 dino_dev->hba.base_addr);
884 return 1;
887 return 0;
890 #define CUJO_RAVEN_ADDR F_EXTEND(0xf1000000UL)
891 #define CUJO_FIREHAWK_ADDR F_EXTEND(0xf1604000UL)
892 #define CUJO_RAVEN_BADPAGE 0x01003000UL
893 #define CUJO_FIREHAWK_BADPAGE 0x01607000UL
895 static const char *dino_vers[] = {
896 "2.0",
897 "2.1",
898 "3.0",
899 "3.1"
902 static const char *cujo_vers[] = {
903 "1.0",
904 "2.0"
907 void ccio_cujo20_fixup(struct parisc_device *dev, u32 iovp);
910 ** Determine if dino should claim this chip (return 0) or not (return 1).
911 ** If so, initialize the chip appropriately (card-mode vs bridge mode).
912 ** Much of the initialization is common though.
914 static int __init dino_probe(struct parisc_device *dev)
916 struct dino_device *dino_dev; // Dino specific control struct
917 const char *version = "unknown";
918 char *name;
919 int is_cujo = 0;
920 LIST_HEAD(resources);
921 struct pci_bus *bus;
922 unsigned long hpa = dev->hpa.start;
923 int max;
925 name = "Dino";
926 if (is_card_dino(&dev->id)) {
927 version = "3.x (card mode)";
928 } else {
929 if (!is_cujo(&dev->id)) {
930 if (dev->id.hversion_rev < 4) {
931 version = dino_vers[dev->id.hversion_rev];
933 } else {
934 name = "Cujo";
935 is_cujo = 1;
936 if (dev->id.hversion_rev < 2) {
937 version = cujo_vers[dev->id.hversion_rev];
942 printk("%s version %s found at 0x%lx\n", name, version, hpa);
944 if (!request_mem_region(hpa, PAGE_SIZE, name)) {
945 printk(KERN_ERR "DINO: Hey! Someone took my MMIO space (0x%lx)!\n",
946 hpa);
947 return 1;
950 /* Check for bugs */
951 if (is_cujo && dev->id.hversion_rev == 1) {
952 #ifdef CONFIG_IOMMU_CCIO
953 printk(KERN_WARNING "Enabling Cujo 2.0 bug workaround\n");
954 if (hpa == (unsigned long)CUJO_RAVEN_ADDR) {
955 ccio_cujo20_fixup(dev, CUJO_RAVEN_BADPAGE);
956 } else if (hpa == (unsigned long)CUJO_FIREHAWK_ADDR) {
957 ccio_cujo20_fixup(dev, CUJO_FIREHAWK_BADPAGE);
958 } else {
959 printk("Don't recognise Cujo at address 0x%lx, not enabling workaround\n", hpa);
961 #endif
962 } else if (!is_cujo && !is_card_dino(&dev->id) &&
963 dev->id.hversion_rev < 3) {
964 printk(KERN_WARNING
965 "The GSCtoPCI (Dino hrev %d) bus converter found may exhibit\n"
966 "data corruption. See Service Note Numbers: A4190A-01, A4191A-01.\n"
967 "Systems shipped after Aug 20, 1997 will not exhibit this problem.\n"
968 "Models affected: C180, C160, C160L, B160L, and B132L workstations.\n\n",
969 dev->id.hversion_rev);
970 /* REVISIT: why are C200/C240 listed in the README table but not
971 ** "Models affected"? Could be an omission in the original literature.
975 dino_dev = kzalloc(sizeof(struct dino_device), GFP_KERNEL);
976 if (!dino_dev) {
977 printk("dino_init_chip - couldn't alloc dino_device\n");
978 return 1;
981 dino_dev->hba.dev = dev;
982 dino_dev->hba.base_addr = ioremap_nocache(hpa, 4096);
983 dino_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
984 spin_lock_init(&dino_dev->dinosaur_pen);
985 dino_dev->hba.iommu = ccio_get_iommu(dev);
987 if (is_card_dino(&dev->id)) {
988 dino_card_init(dino_dev);
989 } else {
990 dino_bridge_init(dino_dev, name);
993 if (dino_common_init(dev, dino_dev, name))
994 return 1;
996 dev->dev.platform_data = dino_dev;
998 pci_add_resource_offset(&resources, &dino_dev->hba.io_space,
999 HBA_PORT_BASE(dino_dev->hba.hba_num));
1000 if (dino_dev->hba.lmmio_space.flags)
1001 pci_add_resource_offset(&resources, &dino_dev->hba.lmmio_space,
1002 dino_dev->hba.lmmio_space_offset);
1003 if (dino_dev->hba.elmmio_space.flags)
1004 pci_add_resource_offset(&resources, &dino_dev->hba.elmmio_space,
1005 dino_dev->hba.lmmio_space_offset);
1006 if (dino_dev->hba.gmmio_space.flags)
1007 pci_add_resource(&resources, &dino_dev->hba.gmmio_space);
1009 dino_dev->hba.bus_num.start = dino_current_bus;
1010 dino_dev->hba.bus_num.end = 255;
1011 dino_dev->hba.bus_num.flags = IORESOURCE_BUS;
1012 pci_add_resource(&resources, &dino_dev->hba.bus_num);
1014 ** It's not used to avoid chicken/egg problems
1015 ** with configuration accessor functions.
1017 dino_dev->hba.hba_bus = bus = pci_create_root_bus(&dev->dev,
1018 dino_current_bus, &dino_cfg_ops, NULL, &resources);
1019 if (!bus) {
1020 printk(KERN_ERR "ERROR: failed to scan PCI bus on %s (duplicate bus number %d?)\n",
1021 dev_name(&dev->dev), dino_current_bus);
1022 pci_free_resource_list(&resources);
1023 /* increment the bus number in case of duplicates */
1024 dino_current_bus++;
1025 return 0;
1028 max = pci_scan_child_bus(bus);
1029 pci_bus_update_busn_res_end(bus, max);
1031 /* This code *depends* on scanning being single threaded
1032 * if it isn't, this global bus number count will fail
1034 dino_current_bus = max + 1;
1035 pci_bus_assign_resources(bus);
1036 pci_bus_add_devices(bus);
1037 return 0;
1041 * Normally, we would just test sversion. But the Elroy PCI adapter has
1042 * the same sversion as Dino, so we have to check hversion as well.
1043 * Unfortunately, the J2240 PDC reports the wrong hversion for the first
1044 * Dino, so we have to test for Dino, Cujo and Dino-in-a-J2240.
1045 * For card-mode Dino, most machines report an sversion of 9D. But 715
1046 * and 725 firmware misreport it as 0x08080 for no adequately explained
1047 * reason.
1049 static const struct parisc_device_id dino_tbl[] __initconst = {
1050 { HPHW_A_DMA, HVERSION_REV_ANY_ID, 0x004, 0x0009D },/* Card-mode Dino */
1051 { HPHW_A_DMA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x08080 }, /* XXX */
1052 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x680, 0xa }, /* Bridge-mode Dino */
1053 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x682, 0xa }, /* Bridge-mode Cujo */
1054 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x05d, 0xa }, /* Dino in a J2240 */
1055 { 0, }
1058 static struct parisc_driver dino_driver __refdata = {
1059 .name = "dino",
1060 .id_table = dino_tbl,
1061 .probe = dino_probe,
1065 * One time initialization to let the world know Dino is here.
1066 * This is the only routine which is NOT static.
1067 * Must be called exactly once before pci_init().
1069 int __init dino_init(void)
1071 register_parisc_driver(&dino_driver);
1072 return 0;