1 // SPDX-License-Identifier: GPL-2.0
3 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
11 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
15 #include <linux/types.h>
16 #include <linux/kernel.h>
17 #include <linux/export.h>
18 #include <linux/pci.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/acpi.h>
22 #include <linux/dmi.h>
23 #include <linux/pci-aspm.h>
24 #include <linux/ioport.h>
25 #include <linux/sched.h>
26 #include <linux/ktime.h>
28 #include <linux/nvme.h>
29 #include <linux/platform_data/x86/apple.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/switchtec.h>
32 #include <asm/dma.h> /* isa_dma_bridge_buggy */
35 static ktime_t
fixup_debug_start(struct pci_dev
*dev
,
36 void (*fn
)(struct pci_dev
*dev
))
39 pci_info(dev
, "calling %pF @ %i\n", fn
, task_pid_nr(current
));
44 static void fixup_debug_report(struct pci_dev
*dev
, ktime_t calltime
,
45 void (*fn
)(struct pci_dev
*dev
))
47 ktime_t delta
, rettime
;
48 unsigned long long duration
;
50 rettime
= ktime_get();
51 delta
= ktime_sub(rettime
, calltime
);
52 duration
= (unsigned long long) ktime_to_ns(delta
) >> 10;
53 if (initcall_debug
|| duration
> 10000)
54 pci_info(dev
, "%pF took %lld usecs\n", fn
, duration
);
57 static void pci_do_fixups(struct pci_dev
*dev
, struct pci_fixup
*f
,
58 struct pci_fixup
*end
)
63 if ((f
->class == (u32
) (dev
->class >> f
->class_shift
) ||
64 f
->class == (u32
) PCI_ANY_ID
) &&
65 (f
->vendor
== dev
->vendor
||
66 f
->vendor
== (u16
) PCI_ANY_ID
) &&
67 (f
->device
== dev
->device
||
68 f
->device
== (u16
) PCI_ANY_ID
)) {
69 void (*hook
)(struct pci_dev
*dev
);
70 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 hook
= offset_to_ptr(&f
->hook_offset
);
75 calltime
= fixup_debug_start(dev
, hook
);
77 fixup_debug_report(dev
, calltime
, hook
);
81 extern struct pci_fixup __start_pci_fixups_early
[];
82 extern struct pci_fixup __end_pci_fixups_early
[];
83 extern struct pci_fixup __start_pci_fixups_header
[];
84 extern struct pci_fixup __end_pci_fixups_header
[];
85 extern struct pci_fixup __start_pci_fixups_final
[];
86 extern struct pci_fixup __end_pci_fixups_final
[];
87 extern struct pci_fixup __start_pci_fixups_enable
[];
88 extern struct pci_fixup __end_pci_fixups_enable
[];
89 extern struct pci_fixup __start_pci_fixups_resume
[];
90 extern struct pci_fixup __end_pci_fixups_resume
[];
91 extern struct pci_fixup __start_pci_fixups_resume_early
[];
92 extern struct pci_fixup __end_pci_fixups_resume_early
[];
93 extern struct pci_fixup __start_pci_fixups_suspend
[];
94 extern struct pci_fixup __end_pci_fixups_suspend
[];
95 extern struct pci_fixup __start_pci_fixups_suspend_late
[];
96 extern struct pci_fixup __end_pci_fixups_suspend_late
[];
98 static bool pci_apply_fixup_final_quirks
;
100 void pci_fixup_device(enum pci_fixup_pass pass
, struct pci_dev
*dev
)
102 struct pci_fixup
*start
, *end
;
105 case pci_fixup_early
:
106 start
= __start_pci_fixups_early
;
107 end
= __end_pci_fixups_early
;
110 case pci_fixup_header
:
111 start
= __start_pci_fixups_header
;
112 end
= __end_pci_fixups_header
;
115 case pci_fixup_final
:
116 if (!pci_apply_fixup_final_quirks
)
118 start
= __start_pci_fixups_final
;
119 end
= __end_pci_fixups_final
;
122 case pci_fixup_enable
:
123 start
= __start_pci_fixups_enable
;
124 end
= __end_pci_fixups_enable
;
127 case pci_fixup_resume
:
128 start
= __start_pci_fixups_resume
;
129 end
= __end_pci_fixups_resume
;
132 case pci_fixup_resume_early
:
133 start
= __start_pci_fixups_resume_early
;
134 end
= __end_pci_fixups_resume_early
;
137 case pci_fixup_suspend
:
138 start
= __start_pci_fixups_suspend
;
139 end
= __end_pci_fixups_suspend
;
142 case pci_fixup_suspend_late
:
143 start
= __start_pci_fixups_suspend_late
;
144 end
= __end_pci_fixups_suspend_late
;
148 /* stupid compiler warning, you would think with an enum... */
151 pci_do_fixups(dev
, start
, end
);
153 EXPORT_SYMBOL(pci_fixup_device
);
155 static int __init
pci_apply_final_quirks(void)
157 struct pci_dev
*dev
= NULL
;
161 if (pci_cache_line_size
)
162 printk(KERN_DEBUG
"PCI: CLS %u bytes\n",
163 pci_cache_line_size
<< 2);
165 pci_apply_fixup_final_quirks
= true;
166 for_each_pci_dev(dev
) {
167 pci_fixup_device(pci_fixup_final
, dev
);
169 * If arch hasn't set it explicitly yet, use the CLS
170 * value shared by all PCI devices. If there's a
171 * mismatch, fall back to the default value.
173 if (!pci_cache_line_size
) {
174 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &tmp
);
177 if (!tmp
|| cls
== tmp
)
180 printk(KERN_DEBUG
"PCI: CLS mismatch (%u != %u), using %u bytes\n",
182 pci_dfl_cache_line_size
<< 2);
183 pci_cache_line_size
= pci_dfl_cache_line_size
;
187 if (!pci_cache_line_size
) {
188 printk(KERN_DEBUG
"PCI: CLS %u bytes, default %u\n",
189 cls
<< 2, pci_dfl_cache_line_size
<< 2);
190 pci_cache_line_size
= cls
? cls
: pci_dfl_cache_line_size
;
195 fs_initcall_sync(pci_apply_final_quirks
);
198 * Decoding should be disabled for a PCI device during BAR sizing to avoid
199 * conflict. But doing so may cause problems on host bridge and perhaps other
200 * key system devices. For devices that need to have mmio decoding always-on,
201 * we need to set the dev->mmio_always_on bit.
203 static void quirk_mmio_always_on(struct pci_dev
*dev
)
205 dev
->mmio_always_on
= 1;
207 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID
, PCI_ANY_ID
,
208 PCI_CLASS_BRIDGE_HOST
, 8, quirk_mmio_always_on
);
211 * The Mellanox Tavor device gives false positive parity errors. Mark this
212 * device with a broken_parity_status to allow PCI scanning code to "skip"
213 * this now blacklisted device.
215 static void quirk_mellanox_tavor(struct pci_dev
*dev
)
217 dev
->broken_parity_status
= 1; /* This device gives false positives */
219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
, PCI_DEVICE_ID_MELLANOX_TAVOR
, quirk_mellanox_tavor
);
220 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE
, quirk_mellanox_tavor
);
223 * Deal with broken BIOSes that neglect to enable passive release,
224 * which can cause problems in combination with the 82441FX/PPro MTRRs
226 static void quirk_passive_release(struct pci_dev
*dev
)
228 struct pci_dev
*d
= NULL
;
232 * We have to make sure a particular bit is set in the PIIX3
233 * ISA bridge, so we have to go out and find it.
235 while ((d
= pci_get_device(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, d
))) {
236 pci_read_config_byte(d
, 0x82, &dlc
);
238 pci_info(d
, "PIIX3: Enabling Passive Release\n");
240 pci_write_config_byte(d
, 0x82, dlc
);
244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
245 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
248 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
249 * workaround but VIA don't answer queries. If you happen to have good
250 * contacts at VIA ask them for me please -- Alan
252 * This appears to be BIOS not version dependent. So presumably there is a
255 static void quirk_isa_dma_hangs(struct pci_dev
*dev
)
257 if (!isa_dma_bridge_buggy
) {
258 isa_dma_bridge_buggy
= 1;
259 pci_info(dev
, "Activating ISA DMA hang workarounds\n");
263 * It's not totally clear which chipsets are the problematic ones. We know
264 * 82C586 and 82C596 variants are affected.
266 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_0
, quirk_isa_dma_hangs
);
267 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C596
, quirk_isa_dma_hangs
);
268 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, quirk_isa_dma_hangs
);
269 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1533
, quirk_isa_dma_hangs
);
270 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_1
, quirk_isa_dma_hangs
);
271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_2
, quirk_isa_dma_hangs
);
272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_3
, quirk_isa_dma_hangs
);
275 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
276 * for some HT machines to use C4 w/o hanging.
278 static void quirk_tigerpoint_bm_sts(struct pci_dev
*dev
)
283 pci_read_config_dword(dev
, 0x40, &pmbase
);
284 pmbase
= pmbase
& 0xff80;
288 pci_info(dev
, FW_BUG
"TigerPoint LPC.BM_STS cleared\n");
292 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_TGP_LPC
, quirk_tigerpoint_bm_sts
);
294 /* Chipsets where PCI->PCI transfers vanish or hang */
295 static void quirk_nopcipci(struct pci_dev
*dev
)
297 if ((pci_pci_problems
& PCIPCI_FAIL
) == 0) {
298 pci_info(dev
, "Disabling direct PCI/PCI transfers\n");
299 pci_pci_problems
|= PCIPCI_FAIL
;
302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_5597
, quirk_nopcipci
);
303 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_496
, quirk_nopcipci
);
305 static void quirk_nopciamd(struct pci_dev
*dev
)
308 pci_read_config_byte(dev
, 0x08, &rev
);
311 pci_info(dev
, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
312 pci_pci_problems
|= PCIAGP_FAIL
;
315 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8151_0
, quirk_nopciamd
);
317 /* Triton requires workarounds to be used by the drivers */
318 static void quirk_triton(struct pci_dev
*dev
)
320 if ((pci_pci_problems
&PCIPCI_TRITON
) == 0) {
321 pci_info(dev
, "Limiting direct PCI/PCI transfers\n");
322 pci_pci_problems
|= PCIPCI_TRITON
;
325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437
, quirk_triton
);
326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437VX
, quirk_triton
);
327 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439
, quirk_triton
);
328 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439TX
, quirk_triton
);
331 * VIA Apollo KT133 needs PCI latency patch
332 * Made according to a Windows driver-based patch by George E. Breese;
333 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
334 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
335 * which Mr Breese based his work.
337 * Updated based on further information from the site and also on
338 * information provided by VIA
340 static void quirk_vialatency(struct pci_dev
*dev
)
346 * Ok, we have a potential problem chipset here. Now see if we have
347 * a buggy southbridge.
349 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, NULL
);
353 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
355 * Check for buggy part revisions
357 if (p
->revision
< 0x40 || p
->revision
> 0x42)
360 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, NULL
);
361 if (p
== NULL
) /* No problem parts */
364 /* Check for buggy part revisions */
365 if (p
->revision
< 0x10 || p
->revision
> 0x12)
370 * Ok we have the problem. Now set the PCI master grant to occur
371 * every master grant. The apparent bug is that under high PCI load
372 * (quite common in Linux of course) you can get data loss when the
373 * CPU is held off the bus for 3 bus master requests. This happens
374 * to include the IDE controllers....
376 * VIA only apply this fix when an SB Live! is present but under
377 * both Linux and Windows this isn't enough, and we have seen
378 * corruption without SB Live! but with things like 3 UDMA IDE
379 * controllers. So we ignore that bit of the VIA recommendation..
381 pci_read_config_byte(dev
, 0x76, &busarb
);
384 * Set bit 4 and bit 5 of byte 76 to 0x01
385 * "Master priority rotation on every PCI master grant"
389 pci_write_config_byte(dev
, 0x76, busarb
);
390 pci_info(dev
, "Applying VIA southbridge workaround\n");
394 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
395 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
396 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
397 /* Must restore this on a resume from RAM */
398 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
399 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
400 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
402 /* VIA Apollo VP3 needs ETBF on BT848/878 */
403 static void quirk_viaetbf(struct pci_dev
*dev
)
405 if ((pci_pci_problems
&PCIPCI_VIAETBF
) == 0) {
406 pci_info(dev
, "Limiting direct PCI/PCI transfers\n");
407 pci_pci_problems
|= PCIPCI_VIAETBF
;
410 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_viaetbf
);
412 static void quirk_vsfx(struct pci_dev
*dev
)
414 if ((pci_pci_problems
&PCIPCI_VSFX
) == 0) {
415 pci_info(dev
, "Limiting direct PCI/PCI transfers\n");
416 pci_pci_problems
|= PCIPCI_VSFX
;
419 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C576
, quirk_vsfx
);
422 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
423 * space. Latency must be set to 0xA and Triton workaround applied too.
424 * [Info kindly provided by ALi]
426 static void quirk_alimagik(struct pci_dev
*dev
)
428 if ((pci_pci_problems
&PCIPCI_ALIMAGIK
) == 0) {
429 pci_info(dev
, "Limiting direct PCI/PCI transfers\n");
430 pci_pci_problems
|= PCIPCI_ALIMAGIK
|PCIPCI_TRITON
;
433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1647
, quirk_alimagik
);
434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1651
, quirk_alimagik
);
436 /* Natoma has some interesting boundary conditions with Zoran stuff at least */
437 static void quirk_natoma(struct pci_dev
*dev
)
439 if ((pci_pci_problems
&PCIPCI_NATOMA
) == 0) {
440 pci_info(dev
, "Limiting direct PCI/PCI transfers\n");
441 pci_pci_problems
|= PCIPCI_NATOMA
;
444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_natoma
);
445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_0
, quirk_natoma
);
446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_1
, quirk_natoma
);
447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_0
, quirk_natoma
);
448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_1
, quirk_natoma
);
449 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_2
, quirk_natoma
);
452 * This chip can cause PCI parity errors if config register 0xA0 is read
453 * while DMAs are occurring.
455 static void quirk_citrine(struct pci_dev
*dev
)
457 dev
->cfg_size
= 0xA0;
459 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM
, PCI_DEVICE_ID_IBM_CITRINE
, quirk_citrine
);
462 * This chip can cause bus lockups if config addresses above 0x600
463 * are read or written.
465 static void quirk_nfp6000(struct pci_dev
*dev
)
467 dev
->cfg_size
= 0x600;
469 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME
, PCI_DEVICE_ID_NETRONOME_NFP4000
, quirk_nfp6000
);
470 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME
, PCI_DEVICE_ID_NETRONOME_NFP6000
, quirk_nfp6000
);
471 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME
, PCI_DEVICE_ID_NETRONOME_NFP5000
, quirk_nfp6000
);
472 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME
, PCI_DEVICE_ID_NETRONOME_NFP6000_VF
, quirk_nfp6000
);
474 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
475 static void quirk_extend_bar_to_page(struct pci_dev
*dev
)
479 for (i
= 0; i
<= PCI_STD_RESOURCE_END
; i
++) {
480 struct resource
*r
= &dev
->resource
[i
];
482 if (r
->flags
& IORESOURCE_MEM
&& resource_size(r
) < PAGE_SIZE
) {
483 r
->end
= PAGE_SIZE
- 1;
485 r
->flags
|= IORESOURCE_UNSET
;
486 pci_info(dev
, "expanded BAR %d to page size: %pR\n",
491 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM
, 0x034a, quirk_extend_bar_to_page
);
494 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
495 * If it's needed, re-allocate the region.
497 static void quirk_s3_64M(struct pci_dev
*dev
)
499 struct resource
*r
= &dev
->resource
[0];
501 if ((r
->start
& 0x3ffffff) || r
->end
!= r
->start
+ 0x3ffffff) {
502 r
->flags
|= IORESOURCE_UNSET
;
507 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_868
, quirk_s3_64M
);
508 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_968
, quirk_s3_64M
);
510 static void quirk_io(struct pci_dev
*dev
, int pos
, unsigned size
,
514 struct pci_bus_region bus_region
;
515 struct resource
*res
= dev
->resource
+ pos
;
517 pci_read_config_dword(dev
, PCI_BASE_ADDRESS_0
+ (pos
<< 2), ®ion
);
522 res
->name
= pci_name(dev
);
523 res
->flags
= region
& ~PCI_BASE_ADDRESS_IO_MASK
;
525 (IORESOURCE_IO
| IORESOURCE_PCI_FIXED
| IORESOURCE_SIZEALIGN
);
526 region
&= ~(size
- 1);
528 /* Convert from PCI bus to resource space */
529 bus_region
.start
= region
;
530 bus_region
.end
= region
+ size
- 1;
531 pcibios_bus_to_resource(dev
->bus
, res
, &bus_region
);
533 pci_info(dev
, FW_BUG
"%s quirk: reg 0x%x: %pR\n",
534 name
, PCI_BASE_ADDRESS_0
+ (pos
<< 2), res
);
538 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
539 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
540 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
541 * (which conflicts w/ BAR1's memory range).
543 * CS553x's ISA PCI BARs may also be read-only (ref:
544 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
546 static void quirk_cs5536_vsa(struct pci_dev
*dev
)
548 static char *name
= "CS5536 ISA bridge";
550 if (pci_resource_len(dev
, 0) != 8) {
551 quirk_io(dev
, 0, 8, name
); /* SMB */
552 quirk_io(dev
, 1, 256, name
); /* GPIO */
553 quirk_io(dev
, 2, 64, name
); /* MFGPT */
554 pci_info(dev
, "%s bug detected (incorrect header); workaround applied\n",
558 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_CS5536_ISA
, quirk_cs5536_vsa
);
560 static void quirk_io_region(struct pci_dev
*dev
, int port
,
561 unsigned size
, int nr
, const char *name
)
564 struct pci_bus_region bus_region
;
565 struct resource
*res
= dev
->resource
+ nr
;
567 pci_read_config_word(dev
, port
, ®ion
);
568 region
&= ~(size
- 1);
573 res
->name
= pci_name(dev
);
574 res
->flags
= IORESOURCE_IO
;
576 /* Convert from PCI bus to resource space */
577 bus_region
.start
= region
;
578 bus_region
.end
= region
+ size
- 1;
579 pcibios_bus_to_resource(dev
->bus
, res
, &bus_region
);
581 if (!pci_claim_resource(dev
, nr
))
582 pci_info(dev
, "quirk: %pR claimed by %s\n", res
, name
);
586 * ATI Northbridge setups MCE the processor if you even read somewhere
587 * between 0x3b0->0x3bb or read 0x3d3
589 static void quirk_ati_exploding_mce(struct pci_dev
*dev
)
591 pci_info(dev
, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
592 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
593 request_region(0x3b0, 0x0C, "RadeonIGP");
594 request_region(0x3d3, 0x01, "RadeonIGP");
596 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS100
, quirk_ati_exploding_mce
);
599 * In the AMD NL platform, this device ([1022:7912]) has a class code of
600 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
603 * But the dwc3 driver is a more specific driver for this device, and we'd
604 * prefer to use it instead of xhci. To prevent xhci from claiming the
605 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
606 * defines as "USB device (not host controller)". The dwc3 driver can then
607 * claim it based on its Vendor and Device ID.
609 static void quirk_amd_nl_class(struct pci_dev
*pdev
)
611 u32
class = pdev
->class;
613 /* Use "USB Device (not host controller)" class */
614 pdev
->class = PCI_CLASS_SERIAL_USB_DEVICE
;
615 pci_info(pdev
, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
618 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_NL_USB
,
622 * Let's make the southbridge information explicit instead of having to
623 * worry about people probing the ACPI areas, for example.. (Yes, it
624 * happens, and if you read the wrong ACPI register it will put the machine
625 * to sleep with no way of waking it up again. Bummer).
627 * ALI M7101: Two IO regions pointed to by words at
628 * 0xE0 (64 bytes of ACPI registers)
629 * 0xE2 (32 bytes of SMB registers)
631 static void quirk_ali7101_acpi(struct pci_dev
*dev
)
633 quirk_io_region(dev
, 0xE0, 64, PCI_BRIDGE_RESOURCES
, "ali7101 ACPI");
634 quirk_io_region(dev
, 0xE2, 32, PCI_BRIDGE_RESOURCES
+1, "ali7101 SMB");
636 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M7101
, quirk_ali7101_acpi
);
638 static void piix4_io_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
641 u32 mask
, size
, base
;
643 pci_read_config_dword(dev
, port
, &devres
);
644 if ((devres
& enable
) != enable
)
646 mask
= (devres
>> 16) & 15;
647 base
= devres
& 0xffff;
650 unsigned bit
= size
>> 1;
651 if ((bit
& mask
) == bit
)
656 * For now we only print it out. Eventually we'll want to
657 * reserve it (at least if it's in the 0x1000+ range), but
658 * let's get enough confirmation reports first.
661 pci_info(dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
664 static void piix4_mem_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
667 u32 mask
, size
, base
;
669 pci_read_config_dword(dev
, port
, &devres
);
670 if ((devres
& enable
) != enable
)
672 base
= devres
& 0xffff0000;
673 mask
= (devres
& 0x3f) << 16;
676 unsigned bit
= size
>> 1;
677 if ((bit
& mask
) == bit
)
683 * For now we only print it out. Eventually we'll want to
684 * reserve it, but let's get enough confirmation reports first.
687 pci_info(dev
, "%s MMIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
691 * PIIX4 ACPI: Two IO regions pointed to by longwords at
692 * 0x40 (64 bytes of ACPI registers)
693 * 0x90 (16 bytes of SMB registers)
694 * and a few strange programmable PIIX4 device resources.
696 static void quirk_piix4_acpi(struct pci_dev
*dev
)
700 quirk_io_region(dev
, 0x40, 64, PCI_BRIDGE_RESOURCES
, "PIIX4 ACPI");
701 quirk_io_region(dev
, 0x90, 16, PCI_BRIDGE_RESOURCES
+1, "PIIX4 SMB");
703 /* Device resource A has enables for some of the other ones */
704 pci_read_config_dword(dev
, 0x5c, &res_a
);
706 piix4_io_quirk(dev
, "PIIX4 devres B", 0x60, 3 << 21);
707 piix4_io_quirk(dev
, "PIIX4 devres C", 0x64, 3 << 21);
709 /* Device resource D is just bitfields for static resources */
711 /* Device 12 enabled? */
712 if (res_a
& (1 << 29)) {
713 piix4_io_quirk(dev
, "PIIX4 devres E", 0x68, 1 << 20);
714 piix4_mem_quirk(dev
, "PIIX4 devres F", 0x6c, 1 << 7);
716 /* Device 13 enabled? */
717 if (res_a
& (1 << 30)) {
718 piix4_io_quirk(dev
, "PIIX4 devres G", 0x70, 1 << 20);
719 piix4_mem_quirk(dev
, "PIIX4 devres H", 0x74, 1 << 7);
721 piix4_io_quirk(dev
, "PIIX4 devres I", 0x78, 1 << 20);
722 piix4_io_quirk(dev
, "PIIX4 devres J", 0x7c, 1 << 20);
724 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_3
, quirk_piix4_acpi
);
725 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443MX_3
, quirk_piix4_acpi
);
727 #define ICH_PMBASE 0x40
728 #define ICH_ACPI_CNTL 0x44
729 #define ICH4_ACPI_EN 0x10
730 #define ICH6_ACPI_EN 0x80
731 #define ICH4_GPIOBASE 0x58
732 #define ICH4_GPIO_CNTL 0x5c
733 #define ICH4_GPIO_EN 0x10
734 #define ICH6_GPIOBASE 0x48
735 #define ICH6_GPIO_CNTL 0x4c
736 #define ICH6_GPIO_EN 0x10
739 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
740 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
741 * 0x58 (64 bytes of GPIO I/O space)
743 static void quirk_ich4_lpc_acpi(struct pci_dev
*dev
)
748 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
749 * with low legacy (and fixed) ports. We don't know the decoding
750 * priority and can't tell whether the legacy device or the one created
751 * here is really at that address. This happens on boards with broken
754 pci_read_config_byte(dev
, ICH_ACPI_CNTL
, &enable
);
755 if (enable
& ICH4_ACPI_EN
)
756 quirk_io_region(dev
, ICH_PMBASE
, 128, PCI_BRIDGE_RESOURCES
,
757 "ICH4 ACPI/GPIO/TCO");
759 pci_read_config_byte(dev
, ICH4_GPIO_CNTL
, &enable
);
760 if (enable
& ICH4_GPIO_EN
)
761 quirk_io_region(dev
, ICH4_GPIOBASE
, 64, PCI_BRIDGE_RESOURCES
+1,
764 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, quirk_ich4_lpc_acpi
);
765 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AB_0
, quirk_ich4_lpc_acpi
);
766 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, quirk_ich4_lpc_acpi
);
767 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_10
, quirk_ich4_lpc_acpi
);
768 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, quirk_ich4_lpc_acpi
);
769 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, quirk_ich4_lpc_acpi
);
770 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, quirk_ich4_lpc_acpi
);
771 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, quirk_ich4_lpc_acpi
);
772 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, quirk_ich4_lpc_acpi
);
773 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_1
, quirk_ich4_lpc_acpi
);
775 static void ich6_lpc_acpi_gpio(struct pci_dev
*dev
)
779 pci_read_config_byte(dev
, ICH_ACPI_CNTL
, &enable
);
780 if (enable
& ICH6_ACPI_EN
)
781 quirk_io_region(dev
, ICH_PMBASE
, 128, PCI_BRIDGE_RESOURCES
,
782 "ICH6 ACPI/GPIO/TCO");
784 pci_read_config_byte(dev
, ICH6_GPIO_CNTL
, &enable
);
785 if (enable
& ICH6_GPIO_EN
)
786 quirk_io_region(dev
, ICH6_GPIOBASE
, 64, PCI_BRIDGE_RESOURCES
+1,
790 static void ich6_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
,
791 const char *name
, int dynsize
)
796 pci_read_config_dword(dev
, reg
, &val
);
804 * This is not correct. It is 16, 32 or 64 bytes depending on
805 * register D31:F0:ADh bits 5:4.
807 * But this gets us at least _part_ of it.
816 * Just print it out for now. We should reserve it after more
819 pci_info(dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+size
-1);
822 static void quirk_ich6_lpc(struct pci_dev
*dev
)
824 /* Shared ACPI/GPIO decode with all ICH6+ */
825 ich6_lpc_acpi_gpio(dev
);
827 /* ICH6-specific generic IO decode */
828 ich6_lpc_generic_decode(dev
, 0x84, "LPC Generic IO decode 1", 0);
829 ich6_lpc_generic_decode(dev
, 0x88, "LPC Generic IO decode 2", 1);
831 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_0
, quirk_ich6_lpc
);
832 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, quirk_ich6_lpc
);
834 static void ich7_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
,
840 pci_read_config_dword(dev
, reg
, &val
);
846 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
848 mask
= (val
>> 16) & 0xfc;
852 * Just print it out for now. We should reserve it after more
855 pci_info(dev
, "%s PIO at %04x (mask %04x)\n", name
, base
, mask
);
858 /* ICH7-10 has the same common LPC generic IO decode registers */
859 static void quirk_ich7_lpc(struct pci_dev
*dev
)
861 /* We share the common ACPI/GPIO decode with ICH6 */
862 ich6_lpc_acpi_gpio(dev
);
864 /* And have 4 ICH7+ generic decodes */
865 ich7_lpc_generic_decode(dev
, 0x84, "ICH7 LPC Generic IO decode 1");
866 ich7_lpc_generic_decode(dev
, 0x88, "ICH7 LPC Generic IO decode 2");
867 ich7_lpc_generic_decode(dev
, 0x8c, "ICH7 LPC Generic IO decode 3");
868 ich7_lpc_generic_decode(dev
, 0x90, "ICH7 LPC Generic IO decode 4");
870 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_0
, quirk_ich7_lpc
);
871 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_1
, quirk_ich7_lpc
);
872 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_31
, quirk_ich7_lpc
);
873 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_0
, quirk_ich7_lpc
);
874 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_2
, quirk_ich7_lpc
);
875 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_3
, quirk_ich7_lpc
);
876 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_1
, quirk_ich7_lpc
);
877 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_4
, quirk_ich7_lpc
);
878 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_2
, quirk_ich7_lpc
);
879 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_4
, quirk_ich7_lpc
);
880 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_7
, quirk_ich7_lpc
);
881 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_8
, quirk_ich7_lpc
);
882 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH10_1
, quirk_ich7_lpc
);
885 * VIA ACPI: One IO region pointed to by longword at
886 * 0x48 or 0x20 (256 bytes of ACPI registers)
888 static void quirk_vt82c586_acpi(struct pci_dev
*dev
)
890 if (dev
->revision
& 0x10)
891 quirk_io_region(dev
, 0x48, 256, PCI_BRIDGE_RESOURCES
,
894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_vt82c586_acpi
);
897 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
898 * 0x48 (256 bytes of ACPI registers)
899 * 0x70 (128 bytes of hardware monitoring register)
900 * 0x90 (16 bytes of SMB registers)
902 static void quirk_vt82c686_acpi(struct pci_dev
*dev
)
904 quirk_vt82c586_acpi(dev
);
906 quirk_io_region(dev
, 0x70, 128, PCI_BRIDGE_RESOURCES
+1,
909 quirk_io_region(dev
, 0x90, 16, PCI_BRIDGE_RESOURCES
+2, "vt82c686 SMB");
911 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_vt82c686_acpi
);
914 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
915 * 0x88 (128 bytes of power management registers)
916 * 0xd0 (16 bytes of SMB registers)
918 static void quirk_vt8235_acpi(struct pci_dev
*dev
)
920 quirk_io_region(dev
, 0x88, 128, PCI_BRIDGE_RESOURCES
, "vt8235 PM");
921 quirk_io_region(dev
, 0xd0, 16, PCI_BRIDGE_RESOURCES
+1, "vt8235 SMB");
923 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_vt8235_acpi
);
926 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
927 * back-to-back: Disable fast back-to-back on the secondary bus segment
929 static void quirk_xio2000a(struct pci_dev
*dev
)
931 struct pci_dev
*pdev
;
934 pci_warn(dev
, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
935 list_for_each_entry(pdev
, &dev
->subordinate
->devices
, bus_list
) {
936 pci_read_config_word(pdev
, PCI_COMMAND
, &command
);
937 if (command
& PCI_COMMAND_FAST_BACK
)
938 pci_write_config_word(pdev
, PCI_COMMAND
, command
& ~PCI_COMMAND_FAST_BACK
);
941 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI
, PCI_DEVICE_ID_TI_XIO2000A
,
944 #ifdef CONFIG_X86_IO_APIC
946 #include <asm/io_apic.h>
949 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
950 * devices to the external APIC.
952 * TODO: When we have device-specific interrupt routers, this code will go
955 static void quirk_via_ioapic(struct pci_dev
*dev
)
960 tmp
= 0; /* nothing routed to external APIC */
962 tmp
= 0x1f; /* all known bits (4-0) routed to external APIC */
964 pci_info(dev
, "%sbling VIA external APIC routing\n",
965 tmp
== 0 ? "Disa" : "Ena");
967 /* Offset 0x58: External APIC IRQ output control */
968 pci_write_config_byte(dev
, 0x58, tmp
);
970 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
971 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
974 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
975 * This leads to doubled level interrupt rates.
976 * Set this bit to get rid of cycle wastage.
977 * Otherwise uncritical.
979 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev
*dev
)
982 #define BYPASS_APIC_DEASSERT 8
984 pci_read_config_byte(dev
, 0x5B, &misc_control2
);
985 if (!(misc_control2
& BYPASS_APIC_DEASSERT
)) {
986 pci_info(dev
, "Bypassing VIA 8237 APIC De-Assert Message\n");
987 pci_write_config_byte(dev
, 0x5B, misc_control2
|BYPASS_APIC_DEASSERT
);
990 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
991 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
994 * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
995 * We check all revs >= B0 (yet not in the pre production!) as the bug
996 * is currently marked NoFix
998 * We have multiple reports of hangs with this chipset that went away with
999 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1000 * of course. However the advice is demonstrably good even if so.
1002 static void quirk_amd_ioapic(struct pci_dev
*dev
)
1004 if (dev
->revision
>= 0x02) {
1005 pci_warn(dev
, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1006 pci_warn(dev
, " : booting with the \"noapic\" option\n");
1009 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_VIPER_7410
, quirk_amd_ioapic
);
1010 #endif /* CONFIG_X86_IO_APIC */
1012 #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1014 static void quirk_cavium_sriov_rnm_link(struct pci_dev
*dev
)
1016 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1017 if (dev
->subsystem_device
== 0xa118)
1018 dev
->sriov
->link
= dev
->devfn
;
1020 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM
, 0xa018, quirk_cavium_sriov_rnm_link
);
1024 * Some settings of MMRBC can lead to data corruption so block changes.
1025 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1027 static void quirk_amd_8131_mmrbc(struct pci_dev
*dev
)
1029 if (dev
->subordinate
&& dev
->revision
<= 0x12) {
1030 pci_info(dev
, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1032 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MMRBC
;
1035 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_amd_8131_mmrbc
);
1038 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1039 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1040 * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1041 * of the ACPI SCI interrupt is only done for convenience.
1044 static void quirk_via_acpi(struct pci_dev
*d
)
1048 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1049 pci_read_config_byte(d
, 0x42, &irq
);
1051 if (irq
&& (irq
!= 2))
1054 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_via_acpi
);
1055 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_via_acpi
);
1057 /* VIA bridges which have VLink */
1058 static int via_vlink_dev_lo
= -1, via_vlink_dev_hi
= 18;
1060 static void quirk_via_bridge(struct pci_dev
*dev
)
1062 /* See what bridge we have and find the device ranges */
1063 switch (dev
->device
) {
1064 case PCI_DEVICE_ID_VIA_82C686
:
1066 * The VT82C686 is special; it attaches to PCI and can have
1067 * any device number. All its subdevices are functions of
1068 * that single device.
1070 via_vlink_dev_lo
= PCI_SLOT(dev
->devfn
);
1071 via_vlink_dev_hi
= PCI_SLOT(dev
->devfn
);
1073 case PCI_DEVICE_ID_VIA_8237
:
1074 case PCI_DEVICE_ID_VIA_8237A
:
1075 via_vlink_dev_lo
= 15;
1077 case PCI_DEVICE_ID_VIA_8235
:
1078 via_vlink_dev_lo
= 16;
1080 case PCI_DEVICE_ID_VIA_8231
:
1081 case PCI_DEVICE_ID_VIA_8233_0
:
1082 case PCI_DEVICE_ID_VIA_8233A
:
1083 case PCI_DEVICE_ID_VIA_8233C_0
:
1084 via_vlink_dev_lo
= 17;
1088 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_bridge
);
1089 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, quirk_via_bridge
);
1090 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233_0
, quirk_via_bridge
);
1091 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233A
, quirk_via_bridge
);
1092 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233C_0
, quirk_via_bridge
);
1093 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_via_bridge
);
1094 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_bridge
);
1095 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237A
, quirk_via_bridge
);
1098 * quirk_via_vlink - VIA VLink IRQ number update
1101 * If the device we are dealing with is on a PIC IRQ we need to ensure that
1102 * the IRQ line register which usually is not relevant for PCI cards, is
1103 * actually written so that interrupts get sent to the right place.
1105 * We only do this on systems where a VIA south bridge was detected, and
1106 * only for VIA devices on the motherboard (see quirk_via_bridge above).
1108 static void quirk_via_vlink(struct pci_dev
*dev
)
1112 /* Check if we have VLink at all */
1113 if (via_vlink_dev_lo
== -1)
1118 /* Don't quirk interrupts outside the legacy IRQ range */
1119 if (!new_irq
|| new_irq
> 15)
1122 /* Internal device ? */
1123 if (dev
->bus
->number
!= 0 || PCI_SLOT(dev
->devfn
) > via_vlink_dev_hi
||
1124 PCI_SLOT(dev
->devfn
) < via_vlink_dev_lo
)
1128 * This is an internal VLink device on a PIC interrupt. The BIOS
1129 * ought to have set this but may not have, so we redo it.
1131 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
1132 if (new_irq
!= irq
) {
1133 pci_info(dev
, "VIA VLink IRQ fixup, from %d to %d\n",
1135 udelay(15); /* unknown if delay really needed */
1136 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, new_irq
);
1139 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_via_vlink
);
1142 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1143 * of VT82C597 for backward compatibility. We need to switch it off to be
1144 * able to recognize the real type of the chip.
1146 static void quirk_vt82c598_id(struct pci_dev
*dev
)
1148 pci_write_config_byte(dev
, 0xfc, 0);
1149 pci_read_config_word(dev
, PCI_DEVICE_ID
, &dev
->device
);
1151 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_vt82c598_id
);
1154 * CardBus controllers have a legacy base address that enables them to
1155 * respond as i82365 pcmcia controllers. We don't want them to do this
1156 * even if the Linux CardBus driver is not loaded, because the Linux i82365
1157 * driver does not (and should not) handle CardBus.
1159 static void quirk_cardbus_legacy(struct pci_dev
*dev
)
1161 pci_write_config_dword(dev
, PCI_CB_LEGACY_MODE_BASE
, 0);
1163 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID
, PCI_ANY_ID
,
1164 PCI_CLASS_BRIDGE_CARDBUS
, 8, quirk_cardbus_legacy
);
1165 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID
, PCI_ANY_ID
,
1166 PCI_CLASS_BRIDGE_CARDBUS
, 8, quirk_cardbus_legacy
);
1169 * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1170 * what the designers were smoking but let's not inhale...
1172 * To be fair to AMD, it follows the spec by default, it's BIOS people who
1175 static void quirk_amd_ordering(struct pci_dev
*dev
)
1178 pci_read_config_dword(dev
, 0x4C, &pcic
);
1179 if ((pcic
& 6) != 6) {
1181 pci_warn(dev
, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1182 pci_write_config_dword(dev
, 0x4C, pcic
);
1183 pci_read_config_dword(dev
, 0x84, &pcic
);
1184 pcic
|= (1 << 23); /* Required in this mode */
1185 pci_write_config_dword(dev
, 0x84, pcic
);
1188 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
1189 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
1192 * DreamWorks-provided workaround for Dunord I-3000 problem
1194 * This card decodes and responds to addresses not apparently assigned to
1195 * it. We force a larger allocation to ensure that nothing gets put too
1198 static void quirk_dunord(struct pci_dev
*dev
)
1200 struct resource
*r
= &dev
->resource
[1];
1202 r
->flags
|= IORESOURCE_UNSET
;
1206 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD
, PCI_DEVICE_ID_DUNORD_I3000
, quirk_dunord
);
1209 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1210 * decoding (transparent), and does indicate this in the ProgIf.
1211 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1213 static void quirk_transparent_bridge(struct pci_dev
*dev
)
1215 dev
->transparent
= 1;
1217 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82380FB
, quirk_transparent_bridge
);
1218 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA
, 0x605, quirk_transparent_bridge
);
1221 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1222 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1223 * found at http://www.national.com/analog for info on what these bits do.
1224 * <christer@weinigel.se>
1226 static void quirk_mediagx_master(struct pci_dev
*dev
)
1230 pci_read_config_byte(dev
, 0x41, ®
);
1233 pci_info(dev
, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1235 pci_write_config_byte(dev
, 0x41, reg
);
1238 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1239 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1242 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1243 * in the odd case it is not the results are corruption hence the presence
1246 static void quirk_disable_pxb(struct pci_dev
*pdev
)
1250 if (pdev
->revision
!= 0x04) /* Only C0 requires this */
1252 pci_read_config_word(pdev
, 0x40, &config
);
1253 if (config
& (1<<6)) {
1255 pci_write_config_word(pdev
, 0x40, config
);
1256 pci_info(pdev
, "C0 revision 450NX. Disabling PCI restreaming\n");
1259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1260 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1262 static void quirk_amd_ide_mode(struct pci_dev
*pdev
)
1264 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1267 pci_read_config_byte(pdev
, PCI_CLASS_DEVICE
, &tmp
);
1269 pci_read_config_byte(pdev
, 0x40, &tmp
);
1270 pci_write_config_byte(pdev
, 0x40, tmp
|1);
1271 pci_write_config_byte(pdev
, 0x9, 1);
1272 pci_write_config_byte(pdev
, 0xa, 6);
1273 pci_write_config_byte(pdev
, 0x40, tmp
);
1275 pdev
->class = PCI_CLASS_STORAGE_SATA_AHCI
;
1276 pci_info(pdev
, "set SATA to AHCI mode\n");
1279 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1280 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1281 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1282 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1283 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1284 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1285 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, 0x7900, quirk_amd_ide_mode
);
1286 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, 0x7900, quirk_amd_ide_mode
);
1288 /* Serverworks CSB5 IDE does not fully support native mode */
1289 static void quirk_svwks_csb5ide(struct pci_dev
*pdev
)
1292 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1296 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1297 /* PCI layer will sort out resources */
1300 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, quirk_svwks_csb5ide
);
1302 /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
1303 static void quirk_ide_samemode(struct pci_dev
*pdev
)
1307 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1309 if (((prog
& 1) && !(prog
& 4)) || ((prog
& 4) && !(prog
& 1))) {
1310 pci_info(pdev
, "IDE mode mismatch; forcing legacy mode\n");
1313 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1316 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_10
, quirk_ide_samemode
);
1318 /* Some ATA devices break if put into D3 */
1319 static void quirk_no_ata_d3(struct pci_dev
*pdev
)
1321 pdev
->dev_flags
|= PCI_DEV_FLAGS_NO_D3
;
1323 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1324 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_ANY_ID
,
1325 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1326 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
,
1327 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1328 /* ALi loses some register settings that we cannot then restore */
1329 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
,
1330 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1331 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1332 occur when mode detecting */
1333 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
,
1334 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1337 * This was originally an Alpha-specific thing, but it really fits here.
1338 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1340 static void quirk_eisa_bridge(struct pci_dev
*dev
)
1342 dev
->class = PCI_CLASS_BRIDGE_EISA
<< 8;
1344 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82375
, quirk_eisa_bridge
);
1347 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1348 * is not activated. The myth is that Asus said that they do not want the
1349 * users to be irritated by just another PCI Device in the Win98 device
1350 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1351 * package 2.7.0 for details)
1353 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1354 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1355 * becomes necessary to do this tweak in two steps -- the chosen trigger
1356 * is either the Host bridge (preferred) or on-board VGA controller.
1358 * Note that we used to unhide the SMBus that way on Toshiba laptops
1359 * (Satellite A40 and Tecra M2) but then found that the thermal management
1360 * was done by SMM code, which could cause unsynchronized concurrent
1361 * accesses to the SMBus registers, with potentially bad effects. Thus you
1362 * should be very careful when adding new entries: if SMM is accessing the
1363 * Intel SMBus, this is a very good reason to leave it hidden.
1365 * Likewise, many recent laptops use ACPI for thermal management. If the
1366 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1367 * natively, and keeping the SMBus hidden is the right thing to do. If you
1368 * are about to add an entry in the table below, please first disassemble
1369 * the DSDT and double-check that there is no code accessing the SMBus.
1371 static int asus_hides_smbus
;
1373 static void asus_hides_smbus_hostbridge(struct pci_dev
*dev
)
1375 if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1376 if (dev
->device
== PCI_DEVICE_ID_INTEL_82845_HB
)
1377 switch (dev
->subsystem_device
) {
1378 case 0x8025: /* P4B-LX */
1379 case 0x8070: /* P4B */
1380 case 0x8088: /* P4B533 */
1381 case 0x1626: /* L3C notebook */
1382 asus_hides_smbus
= 1;
1384 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82845G_HB
)
1385 switch (dev
->subsystem_device
) {
1386 case 0x80b1: /* P4GE-V */
1387 case 0x80b2: /* P4PE */
1388 case 0x8093: /* P4B533-V */
1389 asus_hides_smbus
= 1;
1391 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82850_HB
)
1392 switch (dev
->subsystem_device
) {
1393 case 0x8030: /* P4T533 */
1394 asus_hides_smbus
= 1;
1396 else if (dev
->device
== PCI_DEVICE_ID_INTEL_7205_0
)
1397 switch (dev
->subsystem_device
) {
1398 case 0x8070: /* P4G8X Deluxe */
1399 asus_hides_smbus
= 1;
1401 else if (dev
->device
== PCI_DEVICE_ID_INTEL_E7501_MCH
)
1402 switch (dev
->subsystem_device
) {
1403 case 0x80c9: /* PU-DLS */
1404 asus_hides_smbus
= 1;
1406 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855GM_HB
)
1407 switch (dev
->subsystem_device
) {
1408 case 0x1751: /* M2N notebook */
1409 case 0x1821: /* M5N notebook */
1410 case 0x1897: /* A6L notebook */
1411 asus_hides_smbus
= 1;
1413 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1414 switch (dev
->subsystem_device
) {
1415 case 0x184b: /* W1N notebook */
1416 case 0x186a: /* M6Ne notebook */
1417 asus_hides_smbus
= 1;
1419 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1420 switch (dev
->subsystem_device
) {
1421 case 0x80f2: /* P4P800-X */
1422 asus_hides_smbus
= 1;
1424 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82915GM_HB
)
1425 switch (dev
->subsystem_device
) {
1426 case 0x1882: /* M6V notebook */
1427 case 0x1977: /* A6VA notebook */
1428 asus_hides_smbus
= 1;
1430 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_HP
)) {
1431 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1432 switch (dev
->subsystem_device
) {
1433 case 0x088C: /* HP Compaq nc8000 */
1434 case 0x0890: /* HP Compaq nc6000 */
1435 asus_hides_smbus
= 1;
1437 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1438 switch (dev
->subsystem_device
) {
1439 case 0x12bc: /* HP D330L */
1440 case 0x12bd: /* HP D530 */
1441 case 0x006a: /* HP Compaq nx9500 */
1442 asus_hides_smbus
= 1;
1444 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82875_HB
)
1445 switch (dev
->subsystem_device
) {
1446 case 0x12bf: /* HP xw4100 */
1447 asus_hides_smbus
= 1;
1449 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_SAMSUNG
)) {
1450 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1451 switch (dev
->subsystem_device
) {
1452 case 0xC00C: /* Samsung P35 notebook */
1453 asus_hides_smbus
= 1;
1455 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_COMPAQ
)) {
1456 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1457 switch (dev
->subsystem_device
) {
1458 case 0x0058: /* Compaq Evo N620c */
1459 asus_hides_smbus
= 1;
1461 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82810_IG3
)
1462 switch (dev
->subsystem_device
) {
1463 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1464 /* Motherboard doesn't have Host bridge
1465 * subvendor/subdevice IDs, therefore checking
1466 * its on-board VGA controller */
1467 asus_hides_smbus
= 1;
1469 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82801DB_2
)
1470 switch (dev
->subsystem_device
) {
1471 case 0x00b8: /* Compaq Evo D510 CMT */
1472 case 0x00b9: /* Compaq Evo D510 SFF */
1473 case 0x00ba: /* Compaq Evo D510 USDT */
1474 /* Motherboard doesn't have Host bridge
1475 * subvendor/subdevice IDs and on-board VGA
1476 * controller is disabled if an AGP card is
1477 * inserted, therefore checking USB UHCI
1479 asus_hides_smbus
= 1;
1481 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82815_CGC
)
1482 switch (dev
->subsystem_device
) {
1483 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1484 /* Motherboard doesn't have host bridge
1485 * subvendor/subdevice IDs, therefore checking
1486 * its on-board VGA controller */
1487 asus_hides_smbus
= 1;
1491 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845_HB
, asus_hides_smbus_hostbridge
);
1492 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845G_HB
, asus_hides_smbus_hostbridge
);
1493 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82850_HB
, asus_hides_smbus_hostbridge
);
1494 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
, asus_hides_smbus_hostbridge
);
1495 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
, asus_hides_smbus_hostbridge
);
1496 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_7205_0
, asus_hides_smbus_hostbridge
);
1497 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7501_MCH
, asus_hides_smbus_hostbridge
);
1498 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855PM_HB
, asus_hides_smbus_hostbridge
);
1499 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855GM_HB
, asus_hides_smbus_hostbridge
);
1500 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82915GM_HB
, asus_hides_smbus_hostbridge
);
1502 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82810_IG3
, asus_hides_smbus_hostbridge
);
1503 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_2
, asus_hides_smbus_hostbridge
);
1504 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82815_CGC
, asus_hides_smbus_hostbridge
);
1506 static void asus_hides_smbus_lpc(struct pci_dev
*dev
)
1510 if (likely(!asus_hides_smbus
))
1513 pci_read_config_word(dev
, 0xF2, &val
);
1515 pci_write_config_word(dev
, 0xF2, val
& (~0x8));
1516 pci_read_config_word(dev
, 0xF2, &val
);
1518 pci_info(dev
, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1521 pci_info(dev
, "Enabled i801 SMBus device\n");
1524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1525 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1527 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1528 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1529 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1530 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1531 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1532 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1533 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1534 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1535 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1536 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1537 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1539 /* It appears we just have one such device. If not, we have a warning */
1540 static void __iomem
*asus_rcba_base
;
1541 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev
*dev
)
1545 if (likely(!asus_hides_smbus
))
1547 WARN_ON(asus_rcba_base
);
1549 pci_read_config_dword(dev
, 0xF0, &rcba
);
1550 /* use bits 31:14, 16 kB aligned */
1551 asus_rcba_base
= ioremap_nocache(rcba
& 0xFFFFC000, 0x4000);
1552 if (asus_rcba_base
== NULL
)
1556 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev
*dev
)
1560 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1563 /* read the Function Disable register, dword mode only */
1564 val
= readl(asus_rcba_base
+ 0x3418);
1566 /* enable the SMBus device */
1567 writel(val
& 0xFFFFFFF7, asus_rcba_base
+ 0x3418);
1570 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev
*dev
)
1572 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1575 iounmap(asus_rcba_base
);
1576 asus_rcba_base
= NULL
;
1577 pci_info(dev
, "Enabled ICH6/i801 SMBus device\n");
1580 static void asus_hides_smbus_lpc_ich6(struct pci_dev
*dev
)
1582 asus_hides_smbus_lpc_ich6_suspend(dev
);
1583 asus_hides_smbus_lpc_ich6_resume_early(dev
);
1584 asus_hides_smbus_lpc_ich6_resume(dev
);
1586 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6
);
1587 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_suspend
);
1588 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume
);
1589 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume_early
);
1591 /* SiS 96x south bridge: BIOS typically hides SMBus device... */
1592 static void quirk_sis_96x_smbus(struct pci_dev
*dev
)
1595 pci_read_config_byte(dev
, 0x77, &val
);
1597 pci_info(dev
, "Enabling SiS 96x SMBus\n");
1598 pci_write_config_byte(dev
, 0x77, val
& ~0x10);
1601 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1602 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1603 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1604 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1605 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1606 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1607 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1608 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1611 * ... This is further complicated by the fact that some SiS96x south
1612 * bridges pretend to be 85C503/5513 instead. In that case see if we
1613 * spotted a compatible north bridge to make sure.
1614 * (pci_find_device() doesn't work yet)
1616 * We can also enable the sis96x bit in the discovery register..
1618 #define SIS_DETECT_REGISTER 0x40
1620 static void quirk_sis_503(struct pci_dev
*dev
)
1625 pci_read_config_byte(dev
, SIS_DETECT_REGISTER
, ®
);
1626 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
| (1 << 6));
1627 pci_read_config_word(dev
, PCI_DEVICE_ID
, &devid
);
1628 if (((devid
& 0xfff0) != 0x0960) && (devid
!= 0x0018)) {
1629 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
);
1634 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1635 * it has already been processed. (Depends on link order, which is
1636 * apparently not guaranteed)
1638 dev
->device
= devid
;
1639 quirk_sis_96x_smbus(dev
);
1641 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1642 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1645 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1646 * and MC97 modem controller are disabled when a second PCI soundcard is
1647 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1650 static void asus_hides_ac97_lpc(struct pci_dev
*dev
)
1653 int asus_hides_ac97
= 0;
1655 if (likely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1656 if (dev
->device
== PCI_DEVICE_ID_VIA_8237
)
1657 asus_hides_ac97
= 1;
1660 if (!asus_hides_ac97
)
1663 pci_read_config_byte(dev
, 0x50, &val
);
1665 pci_write_config_byte(dev
, 0x50, val
& (~0xc0));
1666 pci_read_config_byte(dev
, 0x50, &val
);
1668 pci_info(dev
, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1671 pci_info(dev
, "Enabled onboard AC97/MC97 devices\n");
1674 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1675 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1677 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1680 * If we are using libata we can drive this chip properly but must do this
1681 * early on to make the additional device appear during the PCI scanning.
1683 static void quirk_jmicron_ata(struct pci_dev
*pdev
)
1685 u32 conf1
, conf5
, class;
1688 /* Only poke fn 0 */
1689 if (PCI_FUNC(pdev
->devfn
))
1692 pci_read_config_dword(pdev
, 0x40, &conf1
);
1693 pci_read_config_dword(pdev
, 0x80, &conf5
);
1695 conf1
&= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1696 conf5
&= ~(1 << 24); /* Clear bit 24 */
1698 switch (pdev
->device
) {
1699 case PCI_DEVICE_ID_JMICRON_JMB360
: /* SATA single port */
1700 case PCI_DEVICE_ID_JMICRON_JMB362
: /* SATA dual ports */
1701 case PCI_DEVICE_ID_JMICRON_JMB364
: /* SATA dual ports */
1702 /* The controller should be in single function ahci mode */
1703 conf1
|= 0x0002A100; /* Set 8, 13, 15, 17 */
1706 case PCI_DEVICE_ID_JMICRON_JMB365
:
1707 case PCI_DEVICE_ID_JMICRON_JMB366
:
1708 /* Redirect IDE second PATA port to the right spot */
1711 case PCI_DEVICE_ID_JMICRON_JMB361
:
1712 case PCI_DEVICE_ID_JMICRON_JMB363
:
1713 case PCI_DEVICE_ID_JMICRON_JMB369
:
1714 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1715 /* Set the class codes correctly and then direct IDE 0 */
1716 conf1
|= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1719 case PCI_DEVICE_ID_JMICRON_JMB368
:
1720 /* The controller should be in single function IDE mode */
1721 conf1
|= 0x00C00000; /* Set 22, 23 */
1725 pci_write_config_dword(pdev
, 0x40, conf1
);
1726 pci_write_config_dword(pdev
, 0x80, conf5
);
1728 /* Update pdev accordingly */
1729 pci_read_config_byte(pdev
, PCI_HEADER_TYPE
, &hdr
);
1730 pdev
->hdr_type
= hdr
& 0x7f;
1731 pdev
->multifunction
= !!(hdr
& 0x80);
1733 pci_read_config_dword(pdev
, PCI_CLASS_REVISION
, &class);
1734 pdev
->class = class >> 8;
1736 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1737 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1738 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB362
, quirk_jmicron_ata
);
1739 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1740 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB364
, quirk_jmicron_ata
);
1741 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1742 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1743 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1744 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB369
, quirk_jmicron_ata
);
1745 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1746 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1747 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB362
, quirk_jmicron_ata
);
1748 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1749 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB364
, quirk_jmicron_ata
);
1750 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1751 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1752 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1753 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB369
, quirk_jmicron_ata
);
1757 static void quirk_jmicron_async_suspend(struct pci_dev
*dev
)
1759 if (dev
->multifunction
) {
1760 device_disable_async_suspend(&dev
->dev
);
1761 pci_info(dev
, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1764 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON
, PCI_ANY_ID
, PCI_CLASS_STORAGE_IDE
, 8, quirk_jmicron_async_suspend
);
1765 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON
, PCI_ANY_ID
, PCI_CLASS_STORAGE_SATA_AHCI
, 0, quirk_jmicron_async_suspend
);
1766 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON
, 0x2362, quirk_jmicron_async_suspend
);
1767 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON
, 0x236f, quirk_jmicron_async_suspend
);
1769 #ifdef CONFIG_X86_IO_APIC
1770 static void quirk_alder_ioapic(struct pci_dev
*pdev
)
1774 if ((pdev
->class >> 8) != 0xff00)
1778 * The first BAR is the location of the IO-APIC... we must
1779 * not touch this (and it's already covered by the fixmap), so
1780 * forcibly insert it into the resource tree.
1782 if (pci_resource_start(pdev
, 0) && pci_resource_len(pdev
, 0))
1783 insert_resource(&iomem_resource
, &pdev
->resource
[0]);
1786 * The next five BARs all seem to be rubbish, so just clean
1789 for (i
= 1; i
< 6; i
++)
1790 memset(&pdev
->resource
[i
], 0, sizeof(pdev
->resource
[i
]));
1792 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_EESSC
, quirk_alder_ioapic
);
1795 static void quirk_pcie_mch(struct pci_dev
*pdev
)
1799 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7520_MCH
, quirk_pcie_mch
);
1800 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7320_MCH
, quirk_pcie_mch
);
1801 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7525_MCH
, quirk_pcie_mch
);
1803 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI
, 0x1610, PCI_CLASS_BRIDGE_PCI
, 8, quirk_pcie_mch
);
1806 * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1807 * together on certain PXH-based systems.
1809 static void quirk_pcie_pxh(struct pci_dev
*dev
)
1812 pci_warn(dev
, "PXH quirk detected; SHPC device MSI disabled\n");
1814 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_0
, quirk_pcie_pxh
);
1815 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_1
, quirk_pcie_pxh
);
1816 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_pcie_pxh
);
1817 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_pcie_pxh
);
1818 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_pcie_pxh
);
1821 * Some Intel PCI Express chipsets have trouble with downstream device
1824 static void quirk_intel_pcie_pm(struct pci_dev
*dev
)
1826 pci_pm_d3_delay
= 120;
1829 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_pcie_pm
);
1830 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_pcie_pm
);
1831 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_pcie_pm
);
1832 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_pcie_pm
);
1833 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_pcie_pm
);
1834 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_pcie_pm
);
1835 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_pcie_pm
);
1836 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_pcie_pm
);
1837 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_pcie_pm
);
1838 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_pcie_pm
);
1839 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2601, quirk_intel_pcie_pm
);
1840 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2602, quirk_intel_pcie_pm
);
1841 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2603, quirk_intel_pcie_pm
);
1842 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2604, quirk_intel_pcie_pm
);
1843 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2605, quirk_intel_pcie_pm
);
1844 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2606, quirk_intel_pcie_pm
);
1845 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2607, quirk_intel_pcie_pm
);
1846 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2608, quirk_intel_pcie_pm
);
1847 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2609, quirk_intel_pcie_pm
);
1848 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260a, quirk_intel_pcie_pm
);
1849 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260b, quirk_intel_pcie_pm
);
1851 static void quirk_d3hot_delay(struct pci_dev
*dev
, unsigned int delay
)
1853 if (dev
->d3_delay
>= delay
)
1856 dev
->d3_delay
= delay
;
1857 pci_info(dev
, "extending delay after power-on from D3hot to %d msec\n",
1861 static void quirk_radeon_pm(struct pci_dev
*dev
)
1863 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_APPLE
&&
1864 dev
->subsystem_device
== 0x00e2)
1865 quirk_d3hot_delay(dev
, 20);
1867 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x6741, quirk_radeon_pm
);
1870 * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1871 * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1873 * The kernel attempts to transition these devices to D3cold, but that seems
1874 * to be ineffective on the platforms in question; the PCI device appears to
1875 * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1876 * extended delay in order to succeed.
1878 static void quirk_ryzen_xhci_d3hot(struct pci_dev
*dev
)
1880 quirk_d3hot_delay(dev
, 20);
1882 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x15e0, quirk_ryzen_xhci_d3hot
);
1883 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x15e1, quirk_ryzen_xhci_d3hot
);
1885 #ifdef CONFIG_X86_IO_APIC
1886 static int dmi_disable_ioapicreroute(const struct dmi_system_id
*d
)
1888 noioapicreroute
= 1;
1889 pr_info("%s detected: disable boot interrupt reroute\n", d
->ident
);
1894 static const struct dmi_system_id boot_interrupt_dmi_table
[] = {
1896 * Systems to exclude from boot interrupt reroute quirks
1899 .callback
= dmi_disable_ioapicreroute
,
1900 .ident
= "ASUSTek Computer INC. M2N-LR",
1902 DMI_MATCH(DMI_SYS_VENDOR
, "ASUSTek Computer INC."),
1903 DMI_MATCH(DMI_PRODUCT_NAME
, "M2N-LR"),
1910 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1911 * remap the original interrupt in the Linux kernel to the boot interrupt, so
1912 * that a PCI device's interrupt handler is installed on the boot interrupt
1915 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev
*dev
)
1917 dmi_check_system(boot_interrupt_dmi_table
);
1918 if (noioapicquirk
|| noioapicreroute
)
1921 dev
->irq_reroute_variant
= INTEL_IRQ_REROUTE_VARIANT
;
1922 pci_info(dev
, "rerouting interrupts for [%04x:%04x]\n",
1923 dev
->vendor
, dev
->device
);
1925 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1926 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1927 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1928 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1929 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1930 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1931 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1932 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1933 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1934 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1935 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1936 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1937 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1938 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1939 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1940 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1943 * On some chipsets we can disable the generation of legacy INTx boot
1948 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
1949 * 300641-004US, section 5.7.3.
1951 * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
1952 * Core IO on Xeon E5 v2, see Intel order no 329188-003.
1953 * Core IO on Xeon E7 v2, see Intel order no 329595-002.
1954 * Core IO on Xeon E5 v3, see Intel order no 330784-003.
1955 * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
1956 * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
1957 * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
1958 * Core IO on Xeon D-1500, see Intel order no 332051-001.
1959 * Core IO on Xeon Scalable, see Intel order no 610950.
1961 #define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */
1962 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1964 #define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */
1965 #define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25)
1967 static void quirk_disable_intel_boot_interrupt(struct pci_dev
*dev
)
1969 u16 pci_config_word
;
1970 u32 pci_config_dword
;
1975 switch (dev
->device
) {
1976 case PCI_DEVICE_ID_INTEL_ESB_10
:
1977 pci_read_config_word(dev
, INTEL_6300_IOAPIC_ABAR
,
1979 pci_config_word
|= INTEL_6300_DISABLE_BOOT_IRQ
;
1980 pci_write_config_word(dev
, INTEL_6300_IOAPIC_ABAR
,
1983 case 0x3c28: /* Xeon E5 1600/2600/4600 */
1984 case 0x0e28: /* Xeon E5/E7 V2 */
1985 case 0x2f28: /* Xeon E5/E7 V3,V4 */
1986 case 0x6f28: /* Xeon D-1500 */
1987 case 0x2034: /* Xeon Scalable Family */
1988 pci_read_config_dword(dev
, INTEL_CIPINTRC_CFG_OFFSET
,
1990 pci_config_dword
|= INTEL_CIPINTRC_DIS_INTX_ICH
;
1991 pci_write_config_dword(dev
, INTEL_CIPINTRC_CFG_OFFSET
,
1997 pci_info(dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1998 dev
->vendor
, dev
->device
);
2001 * Device 29 Func 5 Device IDs of IO-APIC
2002 * containing ABAR—APIC1 Alternate Base Address Register
2004 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
,
2005 quirk_disable_intel_boot_interrupt
);
2006 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
,
2007 quirk_disable_intel_boot_interrupt
);
2010 * Device 5 Func 0 Device IDs of Core IO modules/hubs
2011 * containing Coherent Interface Protocol Interrupt Control
2013 * Device IDs obtained from volume 2 datasheets of commented
2016 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x3c28,
2017 quirk_disable_intel_boot_interrupt
);
2018 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0e28,
2019 quirk_disable_intel_boot_interrupt
);
2020 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2f28,
2021 quirk_disable_intel_boot_interrupt
);
2022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x6f28,
2023 quirk_disable_intel_boot_interrupt
);
2024 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2034,
2025 quirk_disable_intel_boot_interrupt
);
2026 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, 0x3c28,
2027 quirk_disable_intel_boot_interrupt
);
2028 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, 0x0e28,
2029 quirk_disable_intel_boot_interrupt
);
2030 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, 0x2f28,
2031 quirk_disable_intel_boot_interrupt
);
2032 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, 0x6f28,
2033 quirk_disable_intel_boot_interrupt
);
2034 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, 0x2034,
2035 quirk_disable_intel_boot_interrupt
);
2037 /* Disable boot interrupts on HT-1000 */
2038 #define BC_HT1000_FEATURE_REG 0x64
2039 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
2040 #define BC_HT1000_MAP_IDX 0xC00
2041 #define BC_HT1000_MAP_DATA 0xC01
2043 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev
*dev
)
2045 u32 pci_config_dword
;
2051 pci_read_config_dword(dev
, BC_HT1000_FEATURE_REG
, &pci_config_dword
);
2052 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
|
2053 BC_HT1000_PIC_REGS_ENABLE
);
2055 for (irq
= 0x10; irq
< 0x10 + 32; irq
++) {
2056 outb(irq
, BC_HT1000_MAP_IDX
);
2057 outb(0x00, BC_HT1000_MAP_DATA
);
2060 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
);
2062 pci_info(dev
, "disabled boot interrupts on device [%04x:%04x]\n",
2063 dev
->vendor
, dev
->device
);
2065 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
2066 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
2068 /* Disable boot interrupts on AMD and ATI chipsets */
2071 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2072 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2073 * (due to an erratum).
2075 #define AMD_813X_MISC 0x40
2076 #define AMD_813X_NOIOAMODE (1<<0)
2077 #define AMD_813X_REV_B1 0x12
2078 #define AMD_813X_REV_B2 0x13
2080 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev
*dev
)
2082 u32 pci_config_dword
;
2086 if ((dev
->revision
== AMD_813X_REV_B1
) ||
2087 (dev
->revision
== AMD_813X_REV_B2
))
2090 pci_read_config_dword(dev
, AMD_813X_MISC
, &pci_config_dword
);
2091 pci_config_dword
&= ~AMD_813X_NOIOAMODE
;
2092 pci_write_config_dword(dev
, AMD_813X_MISC
, pci_config_dword
);
2094 pci_info(dev
, "disabled boot interrupts on device [%04x:%04x]\n",
2095 dev
->vendor
, dev
->device
);
2097 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
2098 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
2099 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
2100 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
2102 #define AMD_8111_PCI_IRQ_ROUTING 0x56
2104 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev
*dev
)
2106 u16 pci_config_word
;
2111 pci_read_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, &pci_config_word
);
2112 if (!pci_config_word
) {
2113 pci_info(dev
, "boot interrupts on device [%04x:%04x] already disabled\n",
2114 dev
->vendor
, dev
->device
);
2117 pci_write_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, 0);
2118 pci_info(dev
, "disabled boot interrupts on device [%04x:%04x]\n",
2119 dev
->vendor
, dev
->device
);
2121 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
2122 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
2123 #endif /* CONFIG_X86_IO_APIC */
2126 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2127 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2128 * Re-allocate the region if needed...
2130 static void quirk_tc86c001_ide(struct pci_dev
*dev
)
2132 struct resource
*r
= &dev
->resource
[0];
2134 if (r
->start
& 0x8) {
2135 r
->flags
|= IORESOURCE_UNSET
;
2140 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2
,
2141 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE
,
2142 quirk_tc86c001_ide
);
2145 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2146 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2147 * being read correctly if bit 7 of the base address is set.
2148 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2149 * Re-allocate the regions to a 256-byte boundary if necessary.
2151 static void quirk_plx_pci9050(struct pci_dev
*dev
)
2155 /* Fixed in revision 2 (PCI 9052). */
2156 if (dev
->revision
>= 2)
2158 for (bar
= 0; bar
<= 1; bar
++)
2159 if (pci_resource_len(dev
, bar
) == 0x80 &&
2160 (pci_resource_start(dev
, bar
) & 0x80)) {
2161 struct resource
*r
= &dev
->resource
[bar
];
2162 pci_info(dev
, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2164 r
->flags
|= IORESOURCE_UNSET
;
2169 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
2172 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2173 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2174 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2175 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2177 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2180 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050
);
2181 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050
);
2183 static void quirk_netmos(struct pci_dev
*dev
)
2185 unsigned int num_parallel
= (dev
->subsystem_device
& 0xf0) >> 4;
2186 unsigned int num_serial
= dev
->subsystem_device
& 0xf;
2189 * These Netmos parts are multiport serial devices with optional
2190 * parallel ports. Even when parallel ports are present, they
2191 * are identified as class SERIAL, which means the serial driver
2192 * will claim them. To prevent this, mark them as class OTHER.
2193 * These combo devices should be claimed by parport_serial.
2195 * The subdevice ID is of the form 0x00PS, where <P> is the number
2196 * of parallel ports and <S> is the number of serial ports.
2198 switch (dev
->device
) {
2199 case PCI_DEVICE_ID_NETMOS_9835
:
2200 /* Well, this rule doesn't hold for the following 9835 device */
2201 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_IBM
&&
2202 dev
->subsystem_device
== 0x0299)
2204 /* else: fall through */
2205 case PCI_DEVICE_ID_NETMOS_9735
:
2206 case PCI_DEVICE_ID_NETMOS_9745
:
2207 case PCI_DEVICE_ID_NETMOS_9845
:
2208 case PCI_DEVICE_ID_NETMOS_9855
:
2210 pci_info(dev
, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2211 dev
->device
, num_parallel
, num_serial
);
2212 dev
->class = (PCI_CLASS_COMMUNICATION_OTHER
<< 8) |
2213 (dev
->class & 0xff);
2217 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS
, PCI_ANY_ID
,
2218 PCI_CLASS_COMMUNICATION_SERIAL
, 8, quirk_netmos
);
2220 static void quirk_e100_interrupt(struct pci_dev
*dev
)
2226 switch (dev
->device
) {
2227 /* PCI IDs taken from drivers/net/e100.c */
2229 case 0x1030 ... 0x1034:
2230 case 0x1038 ... 0x103E:
2231 case 0x1050 ... 0x1057:
2233 case 0x1064 ... 0x106B:
2234 case 0x1091 ... 0x1095:
2247 * Some firmware hands off the e100 with interrupts enabled,
2248 * which can cause a flood of interrupts if packets are
2249 * received before the driver attaches to the device. So
2250 * disable all e100 interrupts here. The driver will
2251 * re-enable them when it's ready.
2253 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
2255 if (!(command
& PCI_COMMAND_MEMORY
) || !pci_resource_start(dev
, 0))
2259 * Check that the device is in the D0 power state. If it's not,
2260 * there is no point to look any further.
2263 pci_read_config_word(dev
, dev
->pm_cap
+ PCI_PM_CTRL
, &pmcsr
);
2264 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) != PCI_D0
)
2268 /* Convert from PCI bus to resource space. */
2269 csr
= ioremap(pci_resource_start(dev
, 0), 8);
2271 pci_warn(dev
, "Can't map e100 registers\n");
2275 cmd_hi
= readb(csr
+ 3);
2277 pci_warn(dev
, "Firmware left e100 interrupts enabled; disabling\n");
2283 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
2284 PCI_CLASS_NETWORK_ETHERNET
, 8, quirk_e100_interrupt
);
2287 * The 82575 and 82598 may experience data corruption issues when transitioning
2288 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
2290 static void quirk_disable_aspm_l0s(struct pci_dev
*dev
)
2292 pci_info(dev
, "Disabling L0s\n");
2293 pci_disable_link_state(dev
, PCIE_LINK_STATE_L0S
);
2295 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a7, quirk_disable_aspm_l0s
);
2296 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a9, quirk_disable_aspm_l0s
);
2297 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10b6, quirk_disable_aspm_l0s
);
2298 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c6, quirk_disable_aspm_l0s
);
2299 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c7, quirk_disable_aspm_l0s
);
2300 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c8, quirk_disable_aspm_l0s
);
2301 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10d6, quirk_disable_aspm_l0s
);
2302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10db, quirk_disable_aspm_l0s
);
2303 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10dd, quirk_disable_aspm_l0s
);
2304 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10e1, quirk_disable_aspm_l0s
);
2305 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10ec, quirk_disable_aspm_l0s
);
2306 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f1, quirk_disable_aspm_l0s
);
2307 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f4, quirk_disable_aspm_l0s
);
2308 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1508, quirk_disable_aspm_l0s
);
2311 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2312 * Link bit cleared after starting the link retrain process to allow this
2313 * process to finish.
2315 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2316 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2318 static void quirk_enable_clear_retrain_link(struct pci_dev
*dev
)
2320 dev
->clear_retrain_link
= 1;
2321 pci_info(dev
, "Enable PCIe Retrain Link quirk\n");
2323 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link
);
2324 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link
);
2325 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link
);
2327 static void fixup_rev1_53c810(struct pci_dev
*dev
)
2329 u32
class = dev
->class;
2332 * rev 1 ncr53c810 chips don't set the class at all which means
2333 * they don't get their resources remapped. Fix that here.
2338 dev
->class = PCI_CLASS_STORAGE_SCSI
<< 8;
2339 pci_info(dev
, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2342 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR
, PCI_DEVICE_ID_NCR_53C810
, fixup_rev1_53c810
);
2344 /* Enable 1k I/O space granularity on the Intel P64H2 */
2345 static void quirk_p64h2_1k_io(struct pci_dev
*dev
)
2349 pci_read_config_word(dev
, 0x40, &en1k
);
2352 pci_info(dev
, "Enable I/O Space to 1KB granularity\n");
2353 dev
->io_window_1k
= 1;
2356 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io
);
2359 * Under some circumstances, AER is not linked with extended capabilities.
2360 * Force it to be linked by setting the corresponding control bit in the
2363 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev
*dev
)
2367 if (pci_read_config_byte(dev
, 0xf41, &b
) == 0) {
2369 pci_write_config_byte(dev
, 0xf41, b
| 0x20);
2370 pci_info(dev
, "Linking AER extended capability\n");
2374 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2375 quirk_nvidia_ck804_pcie_aer_ext_cap
);
2376 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2377 quirk_nvidia_ck804_pcie_aer_ext_cap
);
2379 static void quirk_via_cx700_pci_parking_caching(struct pci_dev
*dev
)
2382 * Disable PCI Bus Parking and PCI Master read caching on CX700
2383 * which causes unspecified timing errors with a VT6212L on the PCI
2384 * bus leading to USB2.0 packet loss.
2386 * This quirk is only enabled if a second (on the external PCI bus)
2387 * VT6212L is found -- the CX700 core itself also contains a USB
2388 * host controller with the same PCI ID as the VT6212L.
2391 /* Count VT6212L instances */
2392 struct pci_dev
*p
= pci_get_device(PCI_VENDOR_ID_VIA
,
2393 PCI_DEVICE_ID_VIA_8235_USB_2
, NULL
);
2397 * p should contain the first (internal) VT6212L -- see if we have
2398 * an external one by searching again.
2400 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235_USB_2
, p
);
2405 if (pci_read_config_byte(dev
, 0x76, &b
) == 0) {
2407 /* Turn off PCI Bus Parking */
2408 pci_write_config_byte(dev
, 0x76, b
^ 0x40);
2410 pci_info(dev
, "Disabling VIA CX700 PCI parking\n");
2414 if (pci_read_config_byte(dev
, 0x72, &b
) == 0) {
2416 /* Turn off PCI Master read caching */
2417 pci_write_config_byte(dev
, 0x72, 0x0);
2419 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2420 pci_write_config_byte(dev
, 0x75, 0x1);
2422 /* Disable "Read FIFO Timer" */
2423 pci_write_config_byte(dev
, 0x77, 0x0);
2425 pci_info(dev
, "Disabling VIA CX700 PCI caching\n");
2429 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, 0x324e, quirk_via_cx700_pci_parking_caching
);
2431 static void quirk_brcm_5719_limit_mrrs(struct pci_dev
*dev
)
2435 pci_read_config_dword(dev
, 0xf4, &rev
);
2437 /* Only CAP the MRRS if the device is a 5719 A0 */
2438 if (rev
== 0x05719000) {
2439 int readrq
= pcie_get_readrq(dev
);
2441 pcie_set_readrq(dev
, 2048);
2444 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM
,
2445 PCI_DEVICE_ID_TIGON3_5719
,
2446 quirk_brcm_5719_limit_mrrs
);
2449 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2450 * hide device 6 which configures the overflow device access containing the
2451 * DRBs - this is where we expose device 6.
2452 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2454 static void quirk_unhide_mch_dev6(struct pci_dev
*dev
)
2458 if (pci_read_config_byte(dev
, 0xF4, ®
) == 0 && !(reg
& 0x02)) {
2459 pci_info(dev
, "Enabling MCH 'Overflow' Device\n");
2460 pci_write_config_byte(dev
, 0xF4, reg
| 0x02);
2463 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
,
2464 quirk_unhide_mch_dev6
);
2465 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
,
2466 quirk_unhide_mch_dev6
);
2468 #ifdef CONFIG_PCI_MSI
2470 * Some chipsets do not support MSI. We cannot easily rely on setting
2471 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2472 * other buses controlled by the chipset even if Linux is not aware of it.
2473 * Instead of setting the flag on all buses in the machine, simply disable
2476 static void quirk_disable_all_msi(struct pci_dev
*dev
)
2479 pci_warn(dev
, "MSI quirk detected; MSI disabled\n");
2481 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE
, quirk_disable_all_msi
);
2482 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS400_200
, quirk_disable_all_msi
);
2483 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS480
, quirk_disable_all_msi
);
2484 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3336
, quirk_disable_all_msi
);
2485 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3351
, quirk_disable_all_msi
);
2486 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3364
, quirk_disable_all_msi
);
2487 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8380_0
, quirk_disable_all_msi
);
2488 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, 0x0761, quirk_disable_all_msi
);
2490 /* Disable MSI on chipsets that are known to not support it */
2491 static void quirk_disable_msi(struct pci_dev
*dev
)
2493 if (dev
->subordinate
) {
2494 pci_warn(dev
, "MSI quirk detected; subordinate MSI disabled\n");
2495 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2498 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_msi
);
2499 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, 0xa238, quirk_disable_msi
);
2500 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x5a3f, quirk_disable_msi
);
2503 * The APC bridge device in AMD 780 family northbridges has some random
2504 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2505 * we use the possible vendor/device IDs of the host bridge for the
2506 * declared quirk, and search for the APC bridge by slot number.
2508 static void quirk_amd_780_apc_msi(struct pci_dev
*host_bridge
)
2510 struct pci_dev
*apc_bridge
;
2512 apc_bridge
= pci_get_slot(host_bridge
->bus
, PCI_DEVFN(1, 0));
2514 if (apc_bridge
->device
== 0x9602)
2515 quirk_disable_msi(apc_bridge
);
2516 pci_dev_put(apc_bridge
);
2519 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x9600, quirk_amd_780_apc_msi
);
2520 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x9601, quirk_amd_780_apc_msi
);
2523 * Go through the list of HyperTransport capabilities and return 1 if a HT
2524 * MSI capability is found and enabled.
2526 static int msi_ht_cap_enabled(struct pci_dev
*dev
)
2528 int pos
, ttl
= PCI_FIND_CAP_TTL
;
2530 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2531 while (pos
&& ttl
--) {
2534 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2536 pci_info(dev
, "Found %s HT MSI Mapping\n",
2537 flags
& HT_MSI_FLAGS_ENABLE
?
2538 "enabled" : "disabled");
2539 return (flags
& HT_MSI_FLAGS_ENABLE
) != 0;
2542 pos
= pci_find_next_ht_capability(dev
, pos
,
2543 HT_CAPTYPE_MSI_MAPPING
);
2548 /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
2549 static void quirk_msi_ht_cap(struct pci_dev
*dev
)
2551 if (dev
->subordinate
&& !msi_ht_cap_enabled(dev
)) {
2552 pci_warn(dev
, "MSI quirk detected; subordinate MSI disabled\n");
2553 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2556 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE
,
2560 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2561 * if the MSI capability is set in any of these mappings.
2563 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev
*dev
)
2565 struct pci_dev
*pdev
;
2567 if (!dev
->subordinate
)
2571 * Check HT MSI cap on this chipset and the root one. A single one
2572 * having MSI is enough to be sure that MSI is supported.
2574 pdev
= pci_get_slot(dev
->bus
, 0);
2577 if (!msi_ht_cap_enabled(dev
) && !msi_ht_cap_enabled(pdev
)) {
2578 pci_warn(dev
, "MSI quirk detected; subordinate MSI disabled\n");
2579 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2583 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2584 quirk_nvidia_ck804_msi_ht_cap
);
2586 /* Force enable MSI mapping capability on HT bridges */
2587 static void ht_enable_msi_mapping(struct pci_dev
*dev
)
2589 int pos
, ttl
= PCI_FIND_CAP_TTL
;
2591 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2592 while (pos
&& ttl
--) {
2595 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2597 pci_info(dev
, "Enabling HT MSI Mapping\n");
2599 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2600 flags
| HT_MSI_FLAGS_ENABLE
);
2602 pos
= pci_find_next_ht_capability(dev
, pos
,
2603 HT_CAPTYPE_MSI_MAPPING
);
2606 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS
,
2607 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB
,
2608 ht_enable_msi_mapping
);
2609 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
,
2610 ht_enable_msi_mapping
);
2613 * The P5N32-SLI motherboards from Asus have a problem with MSI
2614 * for the MCP55 NIC. It is not yet determined whether the MSI problem
2615 * also affects other devices. As for now, turn off MSI for this device.
2617 static void nvenet_msi_disable(struct pci_dev
*dev
)
2619 const char *board_name
= dmi_get_system_info(DMI_BOARD_NAME
);
2622 (strstr(board_name
, "P5N32-SLI PREMIUM") ||
2623 strstr(board_name
, "P5N32-E SLI"))) {
2624 pci_info(dev
, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2628 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2629 PCI_DEVICE_ID_NVIDIA_NVENET_15
,
2630 nvenet_msi_disable
);
2633 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2634 * config register. This register controls the routing of legacy
2635 * interrupts from devices that route through the MCP55. If this register
2636 * is misprogrammed, interrupts are only sent to the BSP, unlike
2637 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2638 * having this register set properly prevents kdump from booting up
2639 * properly, so let's make sure that we have it set correctly.
2640 * Note that this is an undocumented register.
2642 static void nvbridge_check_legacy_irq_routing(struct pci_dev
*dev
)
2646 if (!pci_find_capability(dev
, PCI_CAP_ID_HT
))
2649 pci_read_config_dword(dev
, 0x74, &cfg
);
2651 if (cfg
& ((1 << 2) | (1 << 15))) {
2652 printk(KERN_INFO
"Rewriting IRQ routing register on MCP55\n");
2653 cfg
&= ~((1 << 2) | (1 << 15));
2654 pci_write_config_dword(dev
, 0x74, cfg
);
2657 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2658 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0
,
2659 nvbridge_check_legacy_irq_routing
);
2660 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2661 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4
,
2662 nvbridge_check_legacy_irq_routing
);
2664 static int ht_check_msi_mapping(struct pci_dev
*dev
)
2666 int pos
, ttl
= PCI_FIND_CAP_TTL
;
2669 /* Check if there is HT MSI cap or enabled on this device */
2670 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2671 while (pos
&& ttl
--) {
2676 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2678 if (flags
& HT_MSI_FLAGS_ENABLE
) {
2685 pos
= pci_find_next_ht_capability(dev
, pos
,
2686 HT_CAPTYPE_MSI_MAPPING
);
2692 static int host_bridge_with_leaf(struct pci_dev
*host_bridge
)
2694 struct pci_dev
*dev
;
2699 dev_no
= host_bridge
->devfn
>> 3;
2700 for (i
= dev_no
+ 1; i
< 0x20; i
++) {
2701 dev
= pci_get_slot(host_bridge
->bus
, PCI_DEVFN(i
, 0));
2705 /* found next host bridge? */
2706 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2712 if (ht_check_msi_mapping(dev
)) {
2723 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2724 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2726 static int is_end_of_ht_chain(struct pci_dev
*dev
)
2732 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2737 pci_read_config_word(dev
, pos
+ PCI_CAP_FLAGS
, &flags
);
2739 ctrl_off
= ((flags
>> 10) & 1) ?
2740 PCI_HT_CAP_SLAVE_CTRL0
: PCI_HT_CAP_SLAVE_CTRL1
;
2741 pci_read_config_word(dev
, pos
+ ctrl_off
, &ctrl
);
2743 if (ctrl
& (1 << 6))
2750 static void nv_ht_enable_msi_mapping(struct pci_dev
*dev
)
2752 struct pci_dev
*host_bridge
;
2757 dev_no
= dev
->devfn
>> 3;
2758 for (i
= dev_no
; i
>= 0; i
--) {
2759 host_bridge
= pci_get_slot(dev
->bus
, PCI_DEVFN(i
, 0));
2763 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2768 pci_dev_put(host_bridge
);
2774 /* don't enable end_device/host_bridge with leaf directly here */
2775 if (host_bridge
== dev
&& is_end_of_ht_chain(host_bridge
) &&
2776 host_bridge_with_leaf(host_bridge
))
2779 /* root did that ! */
2780 if (msi_ht_cap_enabled(host_bridge
))
2783 ht_enable_msi_mapping(dev
);
2786 pci_dev_put(host_bridge
);
2789 static void ht_disable_msi_mapping(struct pci_dev
*dev
)
2791 int pos
, ttl
= PCI_FIND_CAP_TTL
;
2793 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2794 while (pos
&& ttl
--) {
2797 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2799 pci_info(dev
, "Disabling HT MSI Mapping\n");
2801 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2802 flags
& ~HT_MSI_FLAGS_ENABLE
);
2804 pos
= pci_find_next_ht_capability(dev
, pos
,
2805 HT_CAPTYPE_MSI_MAPPING
);
2809 static void __nv_msi_ht_cap_quirk(struct pci_dev
*dev
, int all
)
2811 struct pci_dev
*host_bridge
;
2815 if (!pci_msi_enabled())
2818 /* check if there is HT MSI cap or enabled on this device */
2819 found
= ht_check_msi_mapping(dev
);
2826 * HT MSI mapping should be disabled on devices that are below
2827 * a non-Hypertransport host bridge. Locate the host bridge...
2829 host_bridge
= pci_get_domain_bus_and_slot(pci_domain_nr(dev
->bus
), 0,
2831 if (host_bridge
== NULL
) {
2832 pci_warn(dev
, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2836 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2838 /* Host bridge is to HT */
2840 /* it is not enabled, try to enable it */
2842 ht_enable_msi_mapping(dev
);
2844 nv_ht_enable_msi_mapping(dev
);
2849 /* HT MSI is not enabled */
2853 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2854 ht_disable_msi_mapping(dev
);
2857 pci_dev_put(host_bridge
);
2860 static void nv_msi_ht_cap_quirk_all(struct pci_dev
*dev
)
2862 return __nv_msi_ht_cap_quirk(dev
, 1);
2864 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2865 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2867 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev
*dev
)
2869 return __nv_msi_ht_cap_quirk(dev
, 0);
2871 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2872 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2874 static void quirk_msi_intx_disable_bug(struct pci_dev
*dev
)
2876 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2879 static void quirk_msi_intx_disable_ati_bug(struct pci_dev
*dev
)
2884 * SB700 MSI issue will be fixed at HW level from revision A21;
2885 * we need check PCI REVISION ID of SMBus controller to get SB700
2888 p
= pci_get_device(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_SBX00_SMBUS
,
2893 if ((p
->revision
< 0x3B) && (p
->revision
>= 0x30))
2894 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2898 static void quirk_msi_intx_disable_qca_bug(struct pci_dev
*dev
)
2900 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2901 if (dev
->revision
< 0x18) {
2902 pci_info(dev
, "set MSI_INTX_DISABLE_BUG flag\n");
2903 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2906 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2907 PCI_DEVICE_ID_TIGON3_5780
,
2908 quirk_msi_intx_disable_bug
);
2909 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2910 PCI_DEVICE_ID_TIGON3_5780S
,
2911 quirk_msi_intx_disable_bug
);
2912 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2913 PCI_DEVICE_ID_TIGON3_5714
,
2914 quirk_msi_intx_disable_bug
);
2915 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2916 PCI_DEVICE_ID_TIGON3_5714S
,
2917 quirk_msi_intx_disable_bug
);
2918 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2919 PCI_DEVICE_ID_TIGON3_5715
,
2920 quirk_msi_intx_disable_bug
);
2921 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2922 PCI_DEVICE_ID_TIGON3_5715S
,
2923 quirk_msi_intx_disable_bug
);
2925 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4390,
2926 quirk_msi_intx_disable_ati_bug
);
2927 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4391,
2928 quirk_msi_intx_disable_ati_bug
);
2929 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4392,
2930 quirk_msi_intx_disable_ati_bug
);
2931 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4393,
2932 quirk_msi_intx_disable_ati_bug
);
2933 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4394,
2934 quirk_msi_intx_disable_ati_bug
);
2936 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4373,
2937 quirk_msi_intx_disable_bug
);
2938 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4374,
2939 quirk_msi_intx_disable_bug
);
2940 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4375,
2941 quirk_msi_intx_disable_bug
);
2943 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1062,
2944 quirk_msi_intx_disable_bug
);
2945 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1063,
2946 quirk_msi_intx_disable_bug
);
2947 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x2060,
2948 quirk_msi_intx_disable_bug
);
2949 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x2062,
2950 quirk_msi_intx_disable_bug
);
2951 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1073,
2952 quirk_msi_intx_disable_bug
);
2953 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1083,
2954 quirk_msi_intx_disable_bug
);
2955 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1090,
2956 quirk_msi_intx_disable_qca_bug
);
2957 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1091,
2958 quirk_msi_intx_disable_qca_bug
);
2959 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x10a0,
2960 quirk_msi_intx_disable_qca_bug
);
2961 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x10a1,
2962 quirk_msi_intx_disable_qca_bug
);
2963 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0xe091,
2964 quirk_msi_intx_disable_qca_bug
);
2965 #endif /* CONFIG_PCI_MSI */
2968 * Allow manual resource allocation for PCI hotplug bridges via
2969 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
2970 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
2971 * allocate resources when hotplug device is inserted and PCI bus is
2974 static void quirk_hotplug_bridge(struct pci_dev
*dev
)
2976 dev
->is_hotplug_bridge
= 1;
2978 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT
, 0x0020, quirk_hotplug_bridge
);
2981 * This is a quirk for the Ricoh MMC controller found as a part of some
2982 * multifunction chips.
2984 * This is very similar and based on the ricoh_mmc driver written by
2985 * Philip Langdale. Thank you for these magic sequences.
2987 * These chips implement the four main memory card controllers (SD, MMC,
2988 * MS, xD) and one or both of CardBus or FireWire.
2990 * It happens that they implement SD and MMC support as separate
2991 * controllers (and PCI functions). The Linux SDHCI driver supports MMC
2992 * cards but the chip detects MMC cards in hardware and directs them to the
2993 * MMC controller - so the SDHCI driver never sees them.
2995 * To get around this, we must disable the useless MMC controller. At that
2996 * point, the SDHCI controller will start seeing them. It seems to be the
2997 * case that the relevant PCI registers to deactivate the MMC controller
2998 * live on PCI function 0, which might be the CardBus controller or the
2999 * FireWire controller, depending on the particular chip in question
3001 * This has to be done early, because as soon as we disable the MMC controller
3002 * other PCI functions shift up one level, e.g. function #2 becomes function
3003 * #1, and this will confuse the PCI core.
3005 #ifdef CONFIG_MMC_RICOH_MMC
3006 static void ricoh_mmc_fixup_rl5c476(struct pci_dev
*dev
)
3013 * Disable via CardBus interface
3015 * This must be done via function #0
3017 if (PCI_FUNC(dev
->devfn
))
3020 pci_read_config_byte(dev
, 0xB7, &disable
);
3024 pci_read_config_byte(dev
, 0x8E, &write_enable
);
3025 pci_write_config_byte(dev
, 0x8E, 0xAA);
3026 pci_read_config_byte(dev
, 0x8D, &write_target
);
3027 pci_write_config_byte(dev
, 0x8D, 0xB7);
3028 pci_write_config_byte(dev
, 0xB7, disable
| 0x02);
3029 pci_write_config_byte(dev
, 0x8E, write_enable
);
3030 pci_write_config_byte(dev
, 0x8D, write_target
);
3032 pci_notice(dev
, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3033 pci_notice(dev
, "MMC cards are now supported by standard SDHCI controller\n");
3035 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
3036 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
3038 static void ricoh_mmc_fixup_r5c832(struct pci_dev
*dev
)
3044 * Disable via FireWire interface
3046 * This must be done via function #0
3048 if (PCI_FUNC(dev
->devfn
))
3051 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
3052 * certain types of SD/MMC cards. Lowering the SD base clock
3053 * frequency from 200Mhz to 50Mhz fixes this issue.
3055 * 0x150 - SD2.0 mode enable for changing base clock
3056 * frequency to 50Mhz
3057 * 0xe1 - Base clock frequency
3058 * 0x32 - 50Mhz new clock frequency
3059 * 0xf9 - Key register for 0x150
3060 * 0xfc - key register for 0xe1
3062 if (dev
->device
== PCI_DEVICE_ID_RICOH_R5CE822
||
3063 dev
->device
== PCI_DEVICE_ID_RICOH_R5CE823
) {
3064 pci_write_config_byte(dev
, 0xf9, 0xfc);
3065 pci_write_config_byte(dev
, 0x150, 0x10);
3066 pci_write_config_byte(dev
, 0xf9, 0x00);
3067 pci_write_config_byte(dev
, 0xfc, 0x01);
3068 pci_write_config_byte(dev
, 0xe1, 0x32);
3069 pci_write_config_byte(dev
, 0xfc, 0x00);
3071 pci_notice(dev
, "MMC controller base frequency changed to 50Mhz.\n");
3074 pci_read_config_byte(dev
, 0xCB, &disable
);
3079 pci_read_config_byte(dev
, 0xCA, &write_enable
);
3080 pci_write_config_byte(dev
, 0xCA, 0x57);
3081 pci_write_config_byte(dev
, 0xCB, disable
| 0x02);
3082 pci_write_config_byte(dev
, 0xCA, write_enable
);
3084 pci_notice(dev
, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3085 pci_notice(dev
, "MMC cards are now supported by standard SDHCI controller\n");
3088 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
3089 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
3090 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5CE822
, ricoh_mmc_fixup_r5c832
);
3091 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5CE822
, ricoh_mmc_fixup_r5c832
);
3092 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5CE823
, ricoh_mmc_fixup_r5c832
);
3093 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5CE823
, ricoh_mmc_fixup_r5c832
);
3094 #endif /*CONFIG_MMC_RICOH_MMC*/
3096 #ifdef CONFIG_DMAR_TABLE
3097 #define VTUNCERRMSK_REG 0x1ac
3098 #define VTD_MSK_SPEC_ERRORS (1 << 31)
3100 * This is a quirk for masking VT-d spec-defined errors to platform error
3101 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3102 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3103 * on the RAS config settings of the platform) when a VT-d fault happens.
3104 * The resulting SMI caused the system to hang.
3106 * VT-d spec-related errors are already handled by the VT-d OS code, so no
3107 * need to report the same error through other channels.
3109 static void vtd_mask_spec_errors(struct pci_dev
*dev
)
3113 pci_read_config_dword(dev
, VTUNCERRMSK_REG
, &word
);
3114 pci_write_config_dword(dev
, VTUNCERRMSK_REG
, word
| VTD_MSK_SPEC_ERRORS
);
3116 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x342e, vtd_mask_spec_errors
);
3117 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x3c28, vtd_mask_spec_errors
);
3120 static void fixup_ti816x_class(struct pci_dev
*dev
)
3122 u32
class = dev
->class;
3124 /* TI 816x devices do not have class code set when in PCIe boot mode */
3125 dev
->class = PCI_CLASS_MULTIMEDIA_VIDEO
<< 8;
3126 pci_info(dev
, "PCI class overridden (%#08x -> %#08x)\n",
3129 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI
, 0xb800,
3130 PCI_CLASS_NOT_DEFINED
, 8, fixup_ti816x_class
);
3133 * Some PCIe devices do not work reliably with the claimed maximum
3134 * payload size supported.
3136 static void fixup_mpss_256(struct pci_dev
*dev
)
3138 dev
->pcie_mpss
= 1; /* 256 bytes */
3140 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE
,
3141 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0
, fixup_mpss_256
);
3142 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE
,
3143 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1
, fixup_mpss_256
);
3144 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE
,
3145 PCI_DEVICE_ID_SOLARFLARE_SFC4000B
, fixup_mpss_256
);
3148 * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3149 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3150 * Since there is no way of knowing what the PCIe MPS on each fabric will be
3151 * until all of the devices are discovered and buses walked, read completion
3152 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3153 * it is possible to hotplug a device with MPS of 256B.
3155 static void quirk_intel_mc_errata(struct pci_dev
*dev
)
3160 if (pcie_bus_config
== PCIE_BUS_TUNE_OFF
||
3161 pcie_bus_config
== PCIE_BUS_DEFAULT
)
3165 * Intel erratum specifies bits to change but does not say what
3166 * they are. Keeping them magical until such time as the registers
3167 * and values can be explained.
3169 err
= pci_read_config_word(dev
, 0x48, &rcc
);
3171 pci_err(dev
, "Error attempting to read the read completion coalescing register\n");
3175 if (!(rcc
& (1 << 10)))
3180 err
= pci_write_config_word(dev
, 0x48, rcc
);
3182 pci_err(dev
, "Error attempting to write the read completion coalescing register\n");
3186 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3188 /* Intel 5000 series memory controllers and ports 2-7 */
3189 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25c0, quirk_intel_mc_errata
);
3190 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25d0, quirk_intel_mc_errata
);
3191 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25d4, quirk_intel_mc_errata
);
3192 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25d8, quirk_intel_mc_errata
);
3193 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_mc_errata
);
3194 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_mc_errata
);
3195 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_mc_errata
);
3196 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_mc_errata
);
3197 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_mc_errata
);
3198 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_mc_errata
);
3199 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_mc_errata
);
3200 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_mc_errata
);
3201 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_mc_errata
);
3202 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_mc_errata
);
3203 /* Intel 5100 series memory controllers and ports 2-7 */
3204 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65c0, quirk_intel_mc_errata
);
3205 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e2, quirk_intel_mc_errata
);
3206 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e3, quirk_intel_mc_errata
);
3207 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e4, quirk_intel_mc_errata
);
3208 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e5, quirk_intel_mc_errata
);
3209 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e6, quirk_intel_mc_errata
);
3210 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e7, quirk_intel_mc_errata
);
3211 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65f7, quirk_intel_mc_errata
);
3212 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65f8, quirk_intel_mc_errata
);
3213 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65f9, quirk_intel_mc_errata
);
3214 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65fa, quirk_intel_mc_errata
);
3217 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3218 * To work around this, query the size it should be configured to by the
3219 * device and modify the resource end to correspond to this new size.
3221 static void quirk_intel_ntb(struct pci_dev
*dev
)
3226 rc
= pci_read_config_byte(dev
, 0x00D0, &val
);
3230 dev
->resource
[2].end
= dev
->resource
[2].start
+ ((u64
) 1 << val
) - 1;
3232 rc
= pci_read_config_byte(dev
, 0x00D1, &val
);
3236 dev
->resource
[4].end
= dev
->resource
[4].start
+ ((u64
) 1 << val
) - 1;
3238 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x0e08, quirk_intel_ntb
);
3239 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x0e0d, quirk_intel_ntb
);
3242 * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3243 * though no one is handling them (e.g., if the i915 driver is never
3244 * loaded). Additionally the interrupt destination is not set up properly
3245 * and the interrupt ends up -somewhere-.
3247 * These spurious interrupts are "sticky" and the kernel disables the
3248 * (shared) interrupt line after 100,000+ generated interrupts.
3250 * Fix it by disabling the still enabled interrupts. This resolves crashes
3251 * often seen on monitor unplug.
3253 #define I915_DEIER_REG 0x4400c
3254 static void disable_igfx_irq(struct pci_dev
*dev
)
3256 void __iomem
*regs
= pci_iomap(dev
, 0, 0);
3258 pci_warn(dev
, "igfx quirk: Can't iomap PCI device\n");
3262 /* Check if any interrupt line is still enabled */
3263 if (readl(regs
+ I915_DEIER_REG
) != 0) {
3264 pci_warn(dev
, "BIOS left Intel GPU interrupts enabled; disabling\n");
3266 writel(0, regs
+ I915_DEIER_REG
);
3269 pci_iounmap(dev
, regs
);
3271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0042, disable_igfx_irq
);
3272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0046, disable_igfx_irq
);
3273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x004a, disable_igfx_irq
);
3274 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0102, disable_igfx_irq
);
3275 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0106, disable_igfx_irq
);
3276 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x010a, disable_igfx_irq
);
3277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0152, disable_igfx_irq
);
3280 * PCI devices which are on Intel chips can skip the 10ms delay
3281 * before entering D3 mode.
3283 static void quirk_remove_d3_delay(struct pci_dev
*dev
)
3287 /* C600 Series devices do not need 10ms d3_delay */
3288 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0412, quirk_remove_d3_delay
);
3289 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0c00, quirk_remove_d3_delay
);
3290 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0c0c, quirk_remove_d3_delay
);
3291 /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3292 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c02, quirk_remove_d3_delay
);
3293 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c18, quirk_remove_d3_delay
);
3294 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c1c, quirk_remove_d3_delay
);
3295 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c20, quirk_remove_d3_delay
);
3296 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c22, quirk_remove_d3_delay
);
3297 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c26, quirk_remove_d3_delay
);
3298 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c2d, quirk_remove_d3_delay
);
3299 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c31, quirk_remove_d3_delay
);
3300 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c3a, quirk_remove_d3_delay
);
3301 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c3d, quirk_remove_d3_delay
);
3302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x8c4e, quirk_remove_d3_delay
);
3303 /* Intel Cherrytrail devices do not need 10ms d3_delay */
3304 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2280, quirk_remove_d3_delay
);
3305 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2298, quirk_remove_d3_delay
);
3306 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x229c, quirk_remove_d3_delay
);
3307 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x22b0, quirk_remove_d3_delay
);
3308 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x22b5, quirk_remove_d3_delay
);
3309 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x22b7, quirk_remove_d3_delay
);
3310 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x22b8, quirk_remove_d3_delay
);
3311 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x22d8, quirk_remove_d3_delay
);
3312 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x22dc, quirk_remove_d3_delay
);
3315 * Some devices may pass our check in pci_intx_mask_supported() if
3316 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3317 * support this feature.
3319 static void quirk_broken_intx_masking(struct pci_dev
*dev
)
3321 dev
->broken_intx_masking
= 1;
3323 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO
, 0x0030,
3324 quirk_broken_intx_masking
);
3325 DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3326 quirk_broken_intx_masking
);
3327 DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3328 quirk_broken_intx_masking
);
3331 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3332 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3334 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3336 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK
, 0x8169,
3337 quirk_broken_intx_masking
);
3340 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3341 * DisINTx can be set but the interrupt status bit is non-functional.
3343 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1572, quirk_broken_intx_masking
);
3344 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1574, quirk_broken_intx_masking
);
3345 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1580, quirk_broken_intx_masking
);
3346 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1581, quirk_broken_intx_masking
);
3347 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1583, quirk_broken_intx_masking
);
3348 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1584, quirk_broken_intx_masking
);
3349 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1585, quirk_broken_intx_masking
);
3350 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1586, quirk_broken_intx_masking
);
3351 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1587, quirk_broken_intx_masking
);
3352 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1588, quirk_broken_intx_masking
);
3353 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1589, quirk_broken_intx_masking
);
3354 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x158a, quirk_broken_intx_masking
);
3355 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x158b, quirk_broken_intx_masking
);
3356 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x37d0, quirk_broken_intx_masking
);
3357 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x37d1, quirk_broken_intx_masking
);
3358 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x37d2, quirk_broken_intx_masking
);
3360 static u16 mellanox_broken_intx_devs
[] = {
3361 PCI_DEVICE_ID_MELLANOX_HERMON_SDR
,
3362 PCI_DEVICE_ID_MELLANOX_HERMON_DDR
,
3363 PCI_DEVICE_ID_MELLANOX_HERMON_QDR
,
3364 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2
,
3365 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2
,
3366 PCI_DEVICE_ID_MELLANOX_HERMON_EN
,
3367 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2
,
3368 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN
,
3369 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2
,
3370 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2
,
3371 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2
,
3372 PCI_DEVICE_ID_MELLANOX_CONNECTX2
,
3373 PCI_DEVICE_ID_MELLANOX_CONNECTX3
,
3374 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO
,
3377 #define CONNECTX_4_CURR_MAX_MINOR 99
3378 #define CONNECTX_4_INTX_SUPPORT_MINOR 14
3381 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3382 * If so, don't mark it as broken.
3383 * FW minor > 99 means older FW version format and no INTx masking support.
3384 * FW minor < 14 means new FW version format and no INTx masking support.
3386 static void mellanox_check_broken_intx_masking(struct pci_dev
*pdev
)
3388 __be32 __iomem
*fw_ver
;
3396 for (i
= 0; i
< ARRAY_SIZE(mellanox_broken_intx_devs
); i
++) {
3397 if (pdev
->device
== mellanox_broken_intx_devs
[i
]) {
3398 pdev
->broken_intx_masking
= 1;
3404 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3405 * support so shouldn't be checked further
3407 if (pdev
->device
== PCI_DEVICE_ID_MELLANOX_CONNECTIB
)
3410 if (pdev
->device
!= PCI_DEVICE_ID_MELLANOX_CONNECTX4
&&
3411 pdev
->device
!= PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX
)
3414 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3415 if (pci_enable_device_mem(pdev
)) {
3416 pci_warn(pdev
, "Can't enable device memory\n");
3420 fw_ver
= ioremap(pci_resource_start(pdev
, 0), 4);
3422 pci_warn(pdev
, "Can't map ConnectX-4 initialization segment\n");
3426 /* Reading from resource space should be 32b aligned */
3427 fw_maj_min
= ioread32be(fw_ver
);
3428 fw_sub_min
= ioread32be(fw_ver
+ 1);
3429 fw_major
= fw_maj_min
& 0xffff;
3430 fw_minor
= fw_maj_min
>> 16;
3431 fw_subminor
= fw_sub_min
& 0xffff;
3432 if (fw_minor
> CONNECTX_4_CURR_MAX_MINOR
||
3433 fw_minor
< CONNECTX_4_INTX_SUPPORT_MINOR
) {
3434 pci_warn(pdev
, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3435 fw_major
, fw_minor
, fw_subminor
, pdev
->device
==
3436 PCI_DEVICE_ID_MELLANOX_CONNECTX4
? 12 : 14);
3437 pdev
->broken_intx_masking
= 1;
3443 pci_disable_device(pdev
);
3445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
, PCI_ANY_ID
,
3446 mellanox_check_broken_intx_masking
);
3448 static void quirk_no_bus_reset(struct pci_dev
*dev
)
3450 dev
->dev_flags
|= PCI_DEV_FLAGS_NO_BUS_RESET
;
3454 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3455 * The device will throw a Link Down error on AER-capable systems and
3456 * regardless of AER, config space of the device is never accessible again
3457 * and typically causes the system to hang or reset when access is attempted.
3458 * http://www.spinics.net/lists/linux-pci/msg34797.html
3460 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS
, 0x0030, quirk_no_bus_reset
);
3461 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS
, 0x0032, quirk_no_bus_reset
);
3462 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS
, 0x003c, quirk_no_bus_reset
);
3463 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS
, 0x0033, quirk_no_bus_reset
);
3464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS
, 0x0034, quirk_no_bus_reset
);
3467 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3468 * reset when used with certain child devices. After the reset, config
3469 * accesses to the child may fail.
3471 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM
, 0xa100, quirk_no_bus_reset
);
3473 static void quirk_no_pm_reset(struct pci_dev
*dev
)
3476 * We can't do a bus reset on root bus devices, but an ineffective
3477 * PM reset may be better than nothing.
3479 if (!pci_is_root_bus(dev
->bus
))
3480 dev
->dev_flags
|= PCI_DEV_FLAGS_NO_PM_RESET
;
3484 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3485 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3486 * to have no effect on the device: it retains the framebuffer contents and
3487 * monitor sync. Advertising this support makes other layers, like VFIO,
3488 * assume pci_reset_function() is viable for this device. Mark it as
3489 * unavailable to skip it when testing reset methods.
3491 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
,
3492 PCI_CLASS_DISPLAY_VGA
, 8, quirk_no_pm_reset
);
3495 * Thunderbolt controllers with broken MSI hotplug signaling:
3496 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3497 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3499 static void quirk_thunderbolt_hotplug_msi(struct pci_dev
*pdev
)
3501 if (pdev
->is_hotplug_bridge
&&
3502 (pdev
->device
!= PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C
||
3503 pdev
->revision
<= 1))
3506 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE
,
3507 quirk_thunderbolt_hotplug_msi
);
3508 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE
,
3509 quirk_thunderbolt_hotplug_msi
);
3510 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_LIGHT_PEAK
,
3511 quirk_thunderbolt_hotplug_msi
);
3512 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C
,
3513 quirk_thunderbolt_hotplug_msi
);
3514 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PORT_RIDGE
,
3515 quirk_thunderbolt_hotplug_msi
);
3519 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3521 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3522 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3523 * be present after resume if a device was plugged in before suspend.
3525 * The Thunderbolt controller consists of a PCIe switch with downstream
3526 * bridges leading to the NHI and to the tunnel PCI bridges.
3528 * This quirk cuts power to the whole chip. Therefore we have to apply it
3529 * during suspend_noirq of the upstream bridge.
3531 * Power is automagically restored before resume. No action is needed.
3533 static void quirk_apple_poweroff_thunderbolt(struct pci_dev
*dev
)
3535 acpi_handle bridge
, SXIO
, SXFP
, SXLV
;
3537 if (!x86_apple_machine
)
3539 if (pci_pcie_type(dev
) != PCI_EXP_TYPE_UPSTREAM
)
3541 bridge
= ACPI_HANDLE(&dev
->dev
);
3546 * SXIO and SXLV are present only on machines requiring this quirk.
3547 * Thunderbolt bridges in external devices might have the same
3548 * device ID as those on the host, but they will not have the
3549 * associated ACPI methods. This implicitly checks that we are at
3552 if (ACPI_FAILURE(acpi_get_handle(bridge
, "DSB0.NHI0.SXIO", &SXIO
))
3553 || ACPI_FAILURE(acpi_get_handle(bridge
, "DSB0.NHI0.SXFP", &SXFP
))
3554 || ACPI_FAILURE(acpi_get_handle(bridge
, "DSB0.NHI0.SXLV", &SXLV
)))
3556 pci_info(dev
, "quirk: cutting power to Thunderbolt controller...\n");
3558 /* magic sequence */
3559 acpi_execute_simple_method(SXIO
, NULL
, 1);
3560 acpi_execute_simple_method(SXFP
, NULL
, 0);
3562 acpi_execute_simple_method(SXLV
, NULL
, 0);
3563 acpi_execute_simple_method(SXIO
, NULL
, 0);
3564 acpi_execute_simple_method(SXLV
, NULL
, 0);
3566 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL
,
3567 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C
,
3568 quirk_apple_poweroff_thunderbolt
);
3571 * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
3573 * During suspend the Thunderbolt controller is reset and all PCI
3574 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3575 * during resume. We have to manually wait for the NHI since there is
3576 * no parent child relationship between the NHI and the tunneled
3579 static void quirk_apple_wait_for_thunderbolt(struct pci_dev
*dev
)
3581 struct pci_dev
*sibling
= NULL
;
3582 struct pci_dev
*nhi
= NULL
;
3584 if (!x86_apple_machine
)
3586 if (pci_pcie_type(dev
) != PCI_EXP_TYPE_DOWNSTREAM
)
3590 * Find the NHI and confirm that we are a bridge on the Thunderbolt
3591 * host controller and not on a Thunderbolt endpoint.
3593 sibling
= pci_get_slot(dev
->bus
, 0x0);
3595 goto out
; /* we are the downstream bridge to the NHI */
3596 if (!sibling
|| !sibling
->subordinate
)
3598 nhi
= pci_get_slot(sibling
->subordinate
, 0x0);
3601 if (nhi
->vendor
!= PCI_VENDOR_ID_INTEL
3602 || (nhi
->device
!= PCI_DEVICE_ID_INTEL_LIGHT_RIDGE
&&
3603 nhi
->device
!= PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C
&&
3604 nhi
->device
!= PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI
&&
3605 nhi
->device
!= PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI
)
3606 || nhi
->class != PCI_CLASS_SYSTEM_OTHER
<< 8)
3608 pci_info(dev
, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
3609 device_pm_wait_for_dev(&dev
->dev
, &nhi
->dev
);
3612 pci_dev_put(sibling
);
3614 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
,
3615 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE
,
3616 quirk_apple_wait_for_thunderbolt
);
3617 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
,
3618 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C
,
3619 quirk_apple_wait_for_thunderbolt
);
3620 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
,
3621 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE
,
3622 quirk_apple_wait_for_thunderbolt
);
3623 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
,
3624 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE
,
3625 quirk_apple_wait_for_thunderbolt
);
3629 * Following are device-specific reset methods which can be used to
3630 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3633 static int reset_intel_82599_sfp_virtfn(struct pci_dev
*dev
, int probe
)
3636 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3638 * The 82599 supports FLR on VFs, but FLR support is reported only
3639 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3640 * Thus we must call pcie_flr() directly without first checking if it is
3648 #define SOUTH_CHICKEN2 0xc2004
3649 #define PCH_PP_STATUS 0xc7200
3650 #define PCH_PP_CONTROL 0xc7204
3651 #define MSG_CTL 0x45010
3652 #define NSDE_PWR_STATE 0xd0100
3653 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3655 static int reset_ivb_igd(struct pci_dev
*dev
, int probe
)
3657 void __iomem
*mmio_base
;
3658 unsigned long timeout
;
3664 mmio_base
= pci_iomap(dev
, 0, 0);
3668 iowrite32(0x00000002, mmio_base
+ MSG_CTL
);
3671 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3672 * driver loaded sets the right bits. However, this's a reset and
3673 * the bits have been set by i915 previously, so we clobber
3674 * SOUTH_CHICKEN2 register directly here.
3676 iowrite32(0x00000005, mmio_base
+ SOUTH_CHICKEN2
);
3678 val
= ioread32(mmio_base
+ PCH_PP_CONTROL
) & 0xfffffffe;
3679 iowrite32(val
, mmio_base
+ PCH_PP_CONTROL
);
3681 timeout
= jiffies
+ msecs_to_jiffies(IGD_OPERATION_TIMEOUT
);
3683 val
= ioread32(mmio_base
+ PCH_PP_STATUS
);
3684 if ((val
& 0xb0000000) == 0)
3685 goto reset_complete
;
3687 } while (time_before(jiffies
, timeout
));
3688 pci_warn(dev
, "timeout during reset\n");
3691 iowrite32(0x00000002, mmio_base
+ NSDE_PWR_STATE
);
3693 pci_iounmap(dev
, mmio_base
);
3697 /* Device-specific reset method for Chelsio T4-based adapters */
3698 static int reset_chelsio_generic_dev(struct pci_dev
*dev
, int probe
)
3704 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3705 * that we have no device-specific reset method.
3707 if ((dev
->device
& 0xf000) != 0x4000)
3711 * If this is the "probe" phase, return 0 indicating that we can
3712 * reset this device.
3718 * T4 can wedge if there are DMAs in flight within the chip and Bus
3719 * Master has been disabled. We need to have it on till the Function
3720 * Level Reset completes. (BUS_MASTER is disabled in
3721 * pci_reset_function()).
3723 pci_read_config_word(dev
, PCI_COMMAND
, &old_command
);
3724 pci_write_config_word(dev
, PCI_COMMAND
,
3725 old_command
| PCI_COMMAND_MASTER
);
3728 * Perform the actual device function reset, saving and restoring
3729 * configuration information around the reset.
3731 pci_save_state(dev
);
3734 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3735 * are disabled when an MSI-X interrupt message needs to be delivered.
3736 * So we briefly re-enable MSI-X interrupts for the duration of the
3737 * FLR. The pci_restore_state() below will restore the original
3740 pci_read_config_word(dev
, dev
->msix_cap
+PCI_MSIX_FLAGS
, &msix_flags
);
3741 if ((msix_flags
& PCI_MSIX_FLAGS_ENABLE
) == 0)
3742 pci_write_config_word(dev
, dev
->msix_cap
+PCI_MSIX_FLAGS
,
3744 PCI_MSIX_FLAGS_ENABLE
|
3745 PCI_MSIX_FLAGS_MASKALL
);
3750 * Restore the configuration information (BAR values, etc.) including
3751 * the original PCI Configuration Space Command word, and return
3754 pci_restore_state(dev
);
3755 pci_write_config_word(dev
, PCI_COMMAND
, old_command
);
3759 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3760 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3761 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3764 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3765 * FLR where config space reads from the device return -1. We seem to be
3766 * able to avoid this condition if we disable the NVMe controller prior to
3767 * FLR. This quirk is generic for any NVMe class device requiring similar
3768 * assistance to quiesce the device prior to FLR.
3770 * NVMe specification: https://nvmexpress.org/resources/specifications/
3772 * Chapter 2: Required and optional PCI config registers
3773 * Chapter 3: NVMe control registers
3774 * Chapter 7.3: Reset behavior
3776 static int nvme_disable_and_flr(struct pci_dev
*dev
, int probe
)
3782 if (dev
->class != PCI_CLASS_STORAGE_EXPRESS
||
3783 !pcie_has_flr(dev
) || !pci_resource_start(dev
, 0))
3789 bar
= pci_iomap(dev
, 0, NVME_REG_CC
+ sizeof(cfg
));
3793 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
3794 pci_write_config_word(dev
, PCI_COMMAND
, cmd
| PCI_COMMAND_MEMORY
);
3796 cfg
= readl(bar
+ NVME_REG_CC
);
3798 /* Disable controller if enabled */
3799 if (cfg
& NVME_CC_ENABLE
) {
3800 u32 cap
= readl(bar
+ NVME_REG_CAP
);
3801 unsigned long timeout
;
3804 * Per nvme_disable_ctrl() skip shutdown notification as it
3805 * could complete commands to the admin queue. We only intend
3806 * to quiesce the device before reset.
3808 cfg
&= ~(NVME_CC_SHN_MASK
| NVME_CC_ENABLE
);
3810 writel(cfg
, bar
+ NVME_REG_CC
);
3813 * Some controllers require an additional delay here, see
3814 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3815 * supported by this quirk.
3818 /* Cap register provides max timeout in 500ms increments */
3819 timeout
= ((NVME_CAP_TIMEOUT(cap
) + 1) * HZ
/ 2) + jiffies
;
3822 u32 status
= readl(bar
+ NVME_REG_CSTS
);
3824 /* Ready status becomes zero on disable complete */
3825 if (!(status
& NVME_CSTS_RDY
))
3830 if (time_after(jiffies
, timeout
)) {
3831 pci_warn(dev
, "Timeout waiting for NVMe ready status to clear after disable\n");
3837 pci_iounmap(dev
, bar
);
3845 * Intel DC P3700 NVMe controller will timeout waiting for ready status
3846 * to change after NVMe enable if the driver starts interacting with the
3847 * device too soon after FLR. A 250ms delay after FLR has heuristically
3848 * proven to produce reliably working results for device assignment cases.
3850 static int delay_250ms_after_flr(struct pci_dev
*dev
, int probe
)
3852 if (!pcie_has_flr(dev
))
3865 static const struct pci_dev_reset_methods pci_dev_reset_methods
[] = {
3866 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82599_SFP_VF
,
3867 reset_intel_82599_sfp_virtfn
},
3868 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_IVB_M_VGA
,
3870 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_IVB_M2_VGA
,
3872 { PCI_VENDOR_ID_SAMSUNG
, 0xa804, nvme_disable_and_flr
},
3873 { PCI_VENDOR_ID_INTEL
, 0x0953, delay_250ms_after_flr
},
3874 { PCI_VENDOR_ID_CHELSIO
, PCI_ANY_ID
,
3875 reset_chelsio_generic_dev
},
3880 * These device-specific reset methods are here rather than in a driver
3881 * because when a host assigns a device to a guest VM, the host may need
3882 * to reset the device but probably doesn't have a driver for it.
3884 int pci_dev_specific_reset(struct pci_dev
*dev
, int probe
)
3886 const struct pci_dev_reset_methods
*i
;
3888 for (i
= pci_dev_reset_methods
; i
->reset
; i
++) {
3889 if ((i
->vendor
== dev
->vendor
||
3890 i
->vendor
== (u16
)PCI_ANY_ID
) &&
3891 (i
->device
== dev
->device
||
3892 i
->device
== (u16
)PCI_ANY_ID
))
3893 return i
->reset(dev
, probe
);
3899 static void quirk_dma_func0_alias(struct pci_dev
*dev
)
3901 if (PCI_FUNC(dev
->devfn
) != 0)
3902 pci_add_dma_alias(dev
, PCI_DEVFN(PCI_SLOT(dev
->devfn
), 0));
3906 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3908 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3910 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH
, 0xe832, quirk_dma_func0_alias
);
3911 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH
, 0xe476, quirk_dma_func0_alias
);
3913 static void quirk_dma_func1_alias(struct pci_dev
*dev
)
3915 if (PCI_FUNC(dev
->devfn
) != 1)
3916 pci_add_dma_alias(dev
, PCI_DEVFN(PCI_SLOT(dev
->devfn
), 1));
3920 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3921 * SKUs function 1 is present and is a legacy IDE controller, in other
3922 * SKUs this function is not present, making this a ghost requester.
3923 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3925 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9120,
3926 quirk_dma_func1_alias
);
3927 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9123,
3928 quirk_dma_func1_alias
);
3929 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9128,
3930 quirk_dma_func1_alias
);
3931 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3932 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9130,
3933 quirk_dma_func1_alias
);
3934 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9170,
3935 quirk_dma_func1_alias
);
3936 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3937 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9172,
3938 quirk_dma_func1_alias
);
3939 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3940 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x917a,
3941 quirk_dma_func1_alias
);
3942 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3943 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9182,
3944 quirk_dma_func1_alias
);
3945 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
3946 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9183,
3947 quirk_dma_func1_alias
);
3948 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3949 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x91a0,
3950 quirk_dma_func1_alias
);
3951 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
3952 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9220,
3953 quirk_dma_func1_alias
);
3954 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3955 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT
, 0x9230,
3956 quirk_dma_func1_alias
);
3957 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI
, 0x0642,
3958 quirk_dma_func1_alias
);
3959 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI
, 0x0645,
3960 quirk_dma_func1_alias
);
3961 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3962 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON
,
3963 PCI_DEVICE_ID_JMICRON_JMB388_ESD
,
3964 quirk_dma_func1_alias
);
3965 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3966 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3967 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3968 quirk_dma_func1_alias
);
3971 * Some devices DMA with the wrong devfn, not just the wrong function.
3972 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3973 * the alias is "fixed" and independent of the device devfn.
3975 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3976 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3977 * single device on the secondary bus. In reality, the single exposed
3978 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3979 * that provides a bridge to the internal bus of the I/O processor. The
3980 * controller supports private devices, which can be hidden from PCI config
3981 * space. In the case of the Adaptec 3405, a private device at 01.0
3982 * appears to be the DMA engine, which therefore needs to become a DMA
3983 * alias for the device.
3985 static const struct pci_device_id fixed_dma_alias_tbl
[] = {
3986 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2
, 0x0285,
3987 PCI_VENDOR_ID_ADAPTEC2
, 0x02bb), /* Adaptec 3405 */
3988 .driver_data
= PCI_DEVFN(1, 0) },
3989 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2
, 0x0285,
3990 PCI_VENDOR_ID_ADAPTEC2
, 0x02bc), /* Adaptec 3805 */
3991 .driver_data
= PCI_DEVFN(1, 0) },
3995 static void quirk_fixed_dma_alias(struct pci_dev
*dev
)
3997 const struct pci_device_id
*id
;
3999 id
= pci_match_id(fixed_dma_alias_tbl
, dev
);
4001 pci_add_dma_alias(dev
, id
->driver_data
);
4004 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2
, 0x0285, quirk_fixed_dma_alias
);
4007 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4008 * using the wrong DMA alias for the device. Some of these devices can be
4009 * used as either forward or reverse bridges, so we need to test whether the
4010 * device is operating in the correct mode. We could probably apply this
4011 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
4012 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4013 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4015 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev
*pdev
)
4017 if (!pci_is_root_bus(pdev
->bus
) &&
4018 pdev
->hdr_type
== PCI_HEADER_TYPE_BRIDGE
&&
4019 !pci_is_pcie(pdev
) && pci_is_pcie(pdev
->bus
->self
) &&
4020 pci_pcie_type(pdev
->bus
->self
) != PCI_EXP_TYPE_PCI_BRIDGE
)
4021 pdev
->dev_flags
|= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS
;
4023 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4024 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA
, 0x1080,
4025 quirk_use_pcie_bridge_dma_alias
);
4026 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4027 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias
);
4028 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4029 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias
);
4030 /* ITE 8893 has the same problem as the 8892 */
4031 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias
);
4032 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4033 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias
);
4036 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4037 * be added as aliases to the DMA device in order to allow buffer access
4038 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4039 * programmed in the EEPROM.
4041 static void quirk_mic_x200_dma_alias(struct pci_dev
*pdev
)
4043 pci_add_dma_alias(pdev
, PCI_DEVFN(0x10, 0x0));
4044 pci_add_dma_alias(pdev
, PCI_DEVFN(0x11, 0x0));
4045 pci_add_dma_alias(pdev
, PCI_DEVFN(0x12, 0x3));
4047 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2260, quirk_mic_x200_dma_alias
);
4048 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2264, quirk_mic_x200_dma_alias
);
4051 * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4052 * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4054 * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4055 * when IOMMU is enabled. These aliases allow computational unit access to
4056 * host memory. These aliases mark the whole VCA device as one IOMMU
4059 * All possible slot numbers (0x20) are used, since we are unable to tell
4060 * what slot is used on other side. This quirk is intended for both host
4061 * and computational unit sides. The VCA devices have up to five functions
4062 * (four for DMA channels and one additional).
4064 static void quirk_pex_vca_alias(struct pci_dev
*pdev
)
4066 const unsigned int num_pci_slots
= 0x20;
4069 for (slot
= 0; slot
< num_pci_slots
; slot
++) {
4070 pci_add_dma_alias(pdev
, PCI_DEVFN(slot
, 0x0));
4071 pci_add_dma_alias(pdev
, PCI_DEVFN(slot
, 0x1));
4072 pci_add_dma_alias(pdev
, PCI_DEVFN(slot
, 0x2));
4073 pci_add_dma_alias(pdev
, PCI_DEVFN(slot
, 0x3));
4074 pci_add_dma_alias(pdev
, PCI_DEVFN(slot
, 0x4));
4077 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2954, quirk_pex_vca_alias
);
4078 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2955, quirk_pex_vca_alias
);
4079 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2956, quirk_pex_vca_alias
);
4080 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2958, quirk_pex_vca_alias
);
4081 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x2959, quirk_pex_vca_alias
);
4082 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x295A, quirk_pex_vca_alias
);
4085 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4086 * associated not at the root bus, but at a bridge below. This quirk avoids
4087 * generating invalid DMA aliases.
4089 static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev
*pdev
)
4091 pdev
->dev_flags
|= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT
;
4093 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM
, 0x9000,
4094 quirk_bridge_cavm_thrx2_pcie_root
);
4095 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM
, 0x9084,
4096 quirk_bridge_cavm_thrx2_pcie_root
);
4099 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4100 * class code. Fix it.
4102 static void quirk_tw686x_class(struct pci_dev
*pdev
)
4104 u32
class = pdev
->class;
4106 /* Use "Multimedia controller" class */
4107 pdev
->class = (PCI_CLASS_MULTIMEDIA_OTHER
<< 8) | 0x01;
4108 pci_info(pdev
, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4109 class, pdev
->class);
4111 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED
, 8,
4112 quirk_tw686x_class
);
4113 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED
, 8,
4114 quirk_tw686x_class
);
4115 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED
, 8,
4116 quirk_tw686x_class
);
4117 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED
, 8,
4118 quirk_tw686x_class
);
4121 * Some devices have problems with Transaction Layer Packets with the Relaxed
4122 * Ordering Attribute set. Such devices should mark themselves and other
4123 * device drivers should check before sending TLPs with RO set.
4125 static void quirk_relaxedordering_disable(struct pci_dev
*dev
)
4127 dev
->dev_flags
|= PCI_DEV_FLAGS_NO_RELAXED_ORDERING
;
4128 pci_info(dev
, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4132 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4133 * Complex have a Flow Control Credit issue which can cause performance
4134 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4136 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f01, PCI_CLASS_NOT_DEFINED
, 8,
4137 quirk_relaxedordering_disable
);
4138 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f02, PCI_CLASS_NOT_DEFINED
, 8,
4139 quirk_relaxedordering_disable
);
4140 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f03, PCI_CLASS_NOT_DEFINED
, 8,
4141 quirk_relaxedordering_disable
);
4142 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f04, PCI_CLASS_NOT_DEFINED
, 8,
4143 quirk_relaxedordering_disable
);
4144 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f05, PCI_CLASS_NOT_DEFINED
, 8,
4145 quirk_relaxedordering_disable
);
4146 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f06, PCI_CLASS_NOT_DEFINED
, 8,
4147 quirk_relaxedordering_disable
);
4148 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f07, PCI_CLASS_NOT_DEFINED
, 8,
4149 quirk_relaxedordering_disable
);
4150 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f08, PCI_CLASS_NOT_DEFINED
, 8,
4151 quirk_relaxedordering_disable
);
4152 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f09, PCI_CLASS_NOT_DEFINED
, 8,
4153 quirk_relaxedordering_disable
);
4154 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f0a, PCI_CLASS_NOT_DEFINED
, 8,
4155 quirk_relaxedordering_disable
);
4156 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f0b, PCI_CLASS_NOT_DEFINED
, 8,
4157 quirk_relaxedordering_disable
);
4158 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f0c, PCI_CLASS_NOT_DEFINED
, 8,
4159 quirk_relaxedordering_disable
);
4160 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f0d, PCI_CLASS_NOT_DEFINED
, 8,
4161 quirk_relaxedordering_disable
);
4162 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x6f0e, PCI_CLASS_NOT_DEFINED
, 8,
4163 quirk_relaxedordering_disable
);
4164 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f01, PCI_CLASS_NOT_DEFINED
, 8,
4165 quirk_relaxedordering_disable
);
4166 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f02, PCI_CLASS_NOT_DEFINED
, 8,
4167 quirk_relaxedordering_disable
);
4168 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f03, PCI_CLASS_NOT_DEFINED
, 8,
4169 quirk_relaxedordering_disable
);
4170 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f04, PCI_CLASS_NOT_DEFINED
, 8,
4171 quirk_relaxedordering_disable
);
4172 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f05, PCI_CLASS_NOT_DEFINED
, 8,
4173 quirk_relaxedordering_disable
);
4174 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f06, PCI_CLASS_NOT_DEFINED
, 8,
4175 quirk_relaxedordering_disable
);
4176 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f07, PCI_CLASS_NOT_DEFINED
, 8,
4177 quirk_relaxedordering_disable
);
4178 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f08, PCI_CLASS_NOT_DEFINED
, 8,
4179 quirk_relaxedordering_disable
);
4180 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f09, PCI_CLASS_NOT_DEFINED
, 8,
4181 quirk_relaxedordering_disable
);
4182 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f0a, PCI_CLASS_NOT_DEFINED
, 8,
4183 quirk_relaxedordering_disable
);
4184 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f0b, PCI_CLASS_NOT_DEFINED
, 8,
4185 quirk_relaxedordering_disable
);
4186 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f0c, PCI_CLASS_NOT_DEFINED
, 8,
4187 quirk_relaxedordering_disable
);
4188 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f0d, PCI_CLASS_NOT_DEFINED
, 8,
4189 quirk_relaxedordering_disable
);
4190 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, 0x2f0e, PCI_CLASS_NOT_DEFINED
, 8,
4191 quirk_relaxedordering_disable
);
4194 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4195 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4196 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4197 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4198 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4199 * November 10, 2010). As a result, on this platform we can't use Relaxed
4200 * Ordering for Upstream TLPs.
4202 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD
, 0x1a00, PCI_CLASS_NOT_DEFINED
, 8,
4203 quirk_relaxedordering_disable
);
4204 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD
, 0x1a01, PCI_CLASS_NOT_DEFINED
, 8,
4205 quirk_relaxedordering_disable
);
4206 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD
, 0x1a02, PCI_CLASS_NOT_DEFINED
, 8,
4207 quirk_relaxedordering_disable
);
4210 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4211 * values for the Attribute as were supplied in the header of the
4212 * corresponding Request, except as explicitly allowed when IDO is used."
4214 * If a non-compliant device generates a completion with a different
4215 * attribute than the request, the receiver may accept it (which itself
4216 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4217 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4218 * device access timeout.
4220 * If the non-compliant device generates completions with zero attributes
4221 * (instead of copying the attributes from the request), we can work around
4222 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4223 * upstream devices so they always generate requests with zero attributes.
4225 * This affects other devices under the same Root Port, but since these
4226 * attributes are performance hints, there should be no functional problem.
4228 * Note that Configuration Space accesses are never supposed to have TLP
4229 * Attributes, so we're safe waiting till after any Configuration Space
4230 * accesses to do the Root Port fixup.
4232 static void quirk_disable_root_port_attributes(struct pci_dev
*pdev
)
4234 struct pci_dev
*root_port
= pci_find_pcie_root_port(pdev
);
4237 pci_warn(pdev
, "PCIe Completion erratum may cause device errors\n");
4241 pci_info(root_port
, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4242 dev_name(&pdev
->dev
));
4243 pcie_capability_clear_and_set_word(root_port
, PCI_EXP_DEVCTL
,
4244 PCI_EXP_DEVCTL_RELAX_EN
|
4245 PCI_EXP_DEVCTL_NOSNOOP_EN
, 0);
4249 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4250 * Completion it generates.
4252 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev
*pdev
)
4255 * This mask/compare operation selects for Physical Function 4 on a
4256 * T5. We only need to fix up the Root Port once for any of the
4257 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4258 * 0x54xx so we use that one.
4260 if ((pdev
->device
& 0xff00) == 0x5400)
4261 quirk_disable_root_port_attributes(pdev
);
4263 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO
, PCI_ANY_ID
,
4264 quirk_chelsio_T5_disable_root_port_attributes
);
4267 * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4269 * @acs_ctrl_req: Bitmask of desired ACS controls
4270 * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4271 * the hardware design
4273 * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4274 * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4275 * caller desires. Return 0 otherwise.
4277 static int pci_acs_ctrl_enabled(u16 acs_ctrl_req
, u16 acs_ctrl_ena
)
4279 if ((acs_ctrl_req
& acs_ctrl_ena
) == acs_ctrl_req
)
4285 * AMD has indicated that the devices below do not support peer-to-peer
4286 * in any system where they are found in the southbridge with an AMD
4287 * IOMMU in the system. Multifunction devices that do not support
4288 * peer-to-peer between functions can claim to support a subset of ACS.
4289 * Such devices effectively enable request redirect (RR) and completion
4290 * redirect (CR) since all transactions are redirected to the upstream
4293 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4294 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4295 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4297 * 1002:4385 SBx00 SMBus Controller
4298 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4299 * 1002:4383 SBx00 Azalia (Intel HDA)
4300 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4301 * 1002:4384 SBx00 PCI to PCI Bridge
4302 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4304 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4306 * 1022:780f [AMD] FCH PCI Bridge
4307 * 1022:7809 [AMD] FCH USB OHCI Controller
4309 static int pci_quirk_amd_sb_acs(struct pci_dev
*dev
, u16 acs_flags
)
4312 struct acpi_table_header
*header
= NULL
;
4315 /* Targeting multifunction devices on the SB (appears on root bus) */
4316 if (!dev
->multifunction
|| !pci_is_root_bus(dev
->bus
))
4319 /* The IVRS table describes the AMD IOMMU */
4320 status
= acpi_get_table("IVRS", 0, &header
);
4321 if (ACPI_FAILURE(status
))
4324 /* Filter out flags not applicable to multifunction */
4325 acs_flags
&= (PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_EC
| PCI_ACS_DT
);
4327 return pci_acs_ctrl_enabled(acs_flags
, PCI_ACS_RR
| PCI_ACS_CR
);
4333 static bool pci_quirk_cavium_acs_match(struct pci_dev
*dev
)
4335 if (!pci_is_pcie(dev
) || pci_pcie_type(dev
) != PCI_EXP_TYPE_ROOT_PORT
)
4338 switch (dev
->device
) {
4340 * Effectively selects all downstream ports for whole ThunderX1
4341 * (which represents 8 SoCs).
4343 case 0xa000 ... 0xa7ff: /* ThunderX1 */
4344 case 0xaf84: /* ThunderX2 */
4345 case 0xb884: /* ThunderX3 */
4352 static int pci_quirk_cavium_acs(struct pci_dev
*dev
, u16 acs_flags
)
4354 if (!pci_quirk_cavium_acs_match(dev
))
4358 * Cavium Root Ports don't advertise an ACS capability. However,
4359 * the RTL internally implements similar protection as if ACS had
4360 * Source Validation, Request Redirection, Completion Redirection,
4361 * and Upstream Forwarding features enabled. Assert that the
4362 * hardware implements and enables equivalent ACS functionality for
4365 return pci_acs_ctrl_enabled(acs_flags
,
4366 PCI_ACS_SV
| PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_UF
);
4369 static int pci_quirk_xgene_acs(struct pci_dev
*dev
, u16 acs_flags
)
4372 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4373 * transactions with others, allowing masking out these bits as if they
4374 * were unimplemented in the ACS capability.
4376 return pci_acs_ctrl_enabled(acs_flags
,
4377 PCI_ACS_SV
| PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_UF
);
4381 * Many Intel PCH Root Ports do provide ACS-like features to disable peer
4382 * transactions and validate bus numbers in requests, but do not provide an
4383 * actual PCIe ACS capability. This is the list of device IDs known to fall
4384 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4386 static const u16 pci_quirk_intel_pch_acs_ids
[] = {
4388 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4389 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4390 /* Cougarpoint PCH */
4391 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4392 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4393 /* Pantherpoint PCH */
4394 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4395 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4396 /* Lynxpoint-H PCH */
4397 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4398 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4399 /* Lynxpoint-LP PCH */
4400 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4401 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4403 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4404 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4405 /* Patsburg (X79) PCH */
4406 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4407 /* Wellsburg (X99) PCH */
4408 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4409 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4410 /* Lynx Point (9 series) PCH */
4411 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4414 static bool pci_quirk_intel_pch_acs_match(struct pci_dev
*dev
)
4418 /* Filter out a few obvious non-matches first */
4419 if (!pci_is_pcie(dev
) || pci_pcie_type(dev
) != PCI_EXP_TYPE_ROOT_PORT
)
4422 for (i
= 0; i
< ARRAY_SIZE(pci_quirk_intel_pch_acs_ids
); i
++)
4423 if (pci_quirk_intel_pch_acs_ids
[i
] == dev
->device
)
4429 static int pci_quirk_intel_pch_acs(struct pci_dev
*dev
, u16 acs_flags
)
4431 if (!pci_quirk_intel_pch_acs_match(dev
))
4434 if (dev
->dev_flags
& PCI_DEV_FLAGS_ACS_ENABLED_QUIRK
)
4435 return pci_acs_ctrl_enabled(acs_flags
,
4436 PCI_ACS_SV
| PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_UF
);
4438 return pci_acs_ctrl_enabled(acs_flags
, 0);
4442 * These QCOM Root Ports do provide ACS-like features to disable peer
4443 * transactions and validate bus numbers in requests, but do not provide an
4444 * actual PCIe ACS capability. Hardware supports source validation but it
4445 * will report the issue as Completer Abort instead of ACS Violation.
4446 * Hardware doesn't support peer-to-peer and each Root Port is a Root
4447 * Complex with unique segment numbers. It is not possible for one Root
4448 * Port to pass traffic to another Root Port. All PCIe transactions are
4449 * terminated inside the Root Port.
4451 static int pci_quirk_qcom_rp_acs(struct pci_dev
*dev
, u16 acs_flags
)
4453 return pci_acs_ctrl_enabled(acs_flags
,
4454 PCI_ACS_SV
| PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_UF
);
4458 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4459 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4460 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4461 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4462 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4463 * control register is at offset 8 instead of 6 and we should probably use
4464 * dword accesses to them. This applies to the following PCI Device IDs, as
4465 * found in volume 1 of the datasheet[2]:
4467 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4468 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4470 * N.B. This doesn't fix what lspci shows.
4472 * The 100 series chipset specification update includes this as errata #23[3].
4474 * The 200 series chipset (Union Point) has the same bug according to the
4475 * specification update (Intel 200 Series Chipset Family Platform Controller
4476 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4477 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4480 * 0xa290-0xa29f PCI Express Root port #{0-16}
4481 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4483 * Mobile chipsets are also affected, 7th & 8th Generation
4484 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4485 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4486 * Processor Family I/O for U Quad Core Platforms Specification Update,
4487 * August 2017, Revision 002, Document#: 334660-002)[6]
4488 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4489 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4490 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4492 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4494 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4495 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4496 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4497 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4498 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4499 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4500 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4502 static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev
*dev
)
4504 if (!pci_is_pcie(dev
) || pci_pcie_type(dev
) != PCI_EXP_TYPE_ROOT_PORT
)
4507 switch (dev
->device
) {
4508 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4509 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4510 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4517 #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4519 static int pci_quirk_intel_spt_pch_acs(struct pci_dev
*dev
, u16 acs_flags
)
4524 if (!pci_quirk_intel_spt_pch_acs_match(dev
))
4527 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ACS
);
4531 /* see pci_acs_flags_enabled() */
4532 pci_read_config_dword(dev
, pos
+ PCI_ACS_CAP
, &cap
);
4533 acs_flags
&= (cap
| PCI_ACS_EC
);
4535 pci_read_config_dword(dev
, pos
+ INTEL_SPT_ACS_CTRL
, &ctrl
);
4537 return pci_acs_ctrl_enabled(acs_flags
, ctrl
);
4540 static int pci_quirk_mf_endpoint_acs(struct pci_dev
*dev
, u16 acs_flags
)
4543 * SV, TB, and UF are not relevant to multifunction endpoints.
4545 * Multifunction devices are only required to implement RR, CR, and DT
4546 * in their ACS capability if they support peer-to-peer transactions.
4547 * Devices matching this quirk have been verified by the vendor to not
4548 * perform peer-to-peer with other functions, allowing us to mask out
4549 * these bits as if they were unimplemented in the ACS capability.
4551 return pci_acs_ctrl_enabled(acs_flags
,
4552 PCI_ACS_SV
| PCI_ACS_TB
| PCI_ACS_RR
|
4553 PCI_ACS_CR
| PCI_ACS_UF
| PCI_ACS_DT
);
4556 static int pci_quirk_rciep_acs(struct pci_dev
*dev
, u16 acs_flags
)
4559 * Intel RCiEP's are required to allow p2p only on translated
4560 * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16,
4561 * "Root-Complex Peer to Peer Considerations".
4563 if (pci_pcie_type(dev
) != PCI_EXP_TYPE_RC_END
)
4566 return pci_acs_ctrl_enabled(acs_flags
,
4567 PCI_ACS_SV
| PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_UF
);
4570 static int pci_quirk_brcm_acs(struct pci_dev
*dev
, u16 acs_flags
)
4573 * iProc PAXB Root Ports don't advertise an ACS capability, but
4574 * they do not allow peer-to-peer transactions between Root Ports.
4575 * Allow each Root Port to be in a separate IOMMU group by masking
4578 return pci_acs_ctrl_enabled(acs_flags
,
4579 PCI_ACS_SV
| PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_UF
);
4582 static const struct pci_dev_acs_enabled
{
4585 int (*acs_enabled
)(struct pci_dev
*dev
, u16 acs_flags
);
4586 } pci_dev_acs_enabled
[] = {
4587 { PCI_VENDOR_ID_ATI
, 0x4385, pci_quirk_amd_sb_acs
},
4588 { PCI_VENDOR_ID_ATI
, 0x439c, pci_quirk_amd_sb_acs
},
4589 { PCI_VENDOR_ID_ATI
, 0x4383, pci_quirk_amd_sb_acs
},
4590 { PCI_VENDOR_ID_ATI
, 0x439d, pci_quirk_amd_sb_acs
},
4591 { PCI_VENDOR_ID_ATI
, 0x4384, pci_quirk_amd_sb_acs
},
4592 { PCI_VENDOR_ID_ATI
, 0x4399, pci_quirk_amd_sb_acs
},
4593 { PCI_VENDOR_ID_AMD
, 0x780f, pci_quirk_amd_sb_acs
},
4594 { PCI_VENDOR_ID_AMD
, 0x7809, pci_quirk_amd_sb_acs
},
4595 { PCI_VENDOR_ID_SOLARFLARE
, 0x0903, pci_quirk_mf_endpoint_acs
},
4596 { PCI_VENDOR_ID_SOLARFLARE
, 0x0923, pci_quirk_mf_endpoint_acs
},
4597 { PCI_VENDOR_ID_SOLARFLARE
, 0x0A03, pci_quirk_mf_endpoint_acs
},
4598 { PCI_VENDOR_ID_INTEL
, 0x10C6, pci_quirk_mf_endpoint_acs
},
4599 { PCI_VENDOR_ID_INTEL
, 0x10DB, pci_quirk_mf_endpoint_acs
},
4600 { PCI_VENDOR_ID_INTEL
, 0x10DD, pci_quirk_mf_endpoint_acs
},
4601 { PCI_VENDOR_ID_INTEL
, 0x10E1, pci_quirk_mf_endpoint_acs
},
4602 { PCI_VENDOR_ID_INTEL
, 0x10F1, pci_quirk_mf_endpoint_acs
},
4603 { PCI_VENDOR_ID_INTEL
, 0x10F7, pci_quirk_mf_endpoint_acs
},
4604 { PCI_VENDOR_ID_INTEL
, 0x10F8, pci_quirk_mf_endpoint_acs
},
4605 { PCI_VENDOR_ID_INTEL
, 0x10F9, pci_quirk_mf_endpoint_acs
},
4606 { PCI_VENDOR_ID_INTEL
, 0x10FA, pci_quirk_mf_endpoint_acs
},
4607 { PCI_VENDOR_ID_INTEL
, 0x10FB, pci_quirk_mf_endpoint_acs
},
4608 { PCI_VENDOR_ID_INTEL
, 0x10FC, pci_quirk_mf_endpoint_acs
},
4609 { PCI_VENDOR_ID_INTEL
, 0x1507, pci_quirk_mf_endpoint_acs
},
4610 { PCI_VENDOR_ID_INTEL
, 0x1514, pci_quirk_mf_endpoint_acs
},
4611 { PCI_VENDOR_ID_INTEL
, 0x151C, pci_quirk_mf_endpoint_acs
},
4612 { PCI_VENDOR_ID_INTEL
, 0x1529, pci_quirk_mf_endpoint_acs
},
4613 { PCI_VENDOR_ID_INTEL
, 0x152A, pci_quirk_mf_endpoint_acs
},
4614 { PCI_VENDOR_ID_INTEL
, 0x154D, pci_quirk_mf_endpoint_acs
},
4615 { PCI_VENDOR_ID_INTEL
, 0x154F, pci_quirk_mf_endpoint_acs
},
4616 { PCI_VENDOR_ID_INTEL
, 0x1551, pci_quirk_mf_endpoint_acs
},
4617 { PCI_VENDOR_ID_INTEL
, 0x1558, pci_quirk_mf_endpoint_acs
},
4619 { PCI_VENDOR_ID_INTEL
, 0x1509, pci_quirk_mf_endpoint_acs
},
4620 { PCI_VENDOR_ID_INTEL
, 0x150E, pci_quirk_mf_endpoint_acs
},
4621 { PCI_VENDOR_ID_INTEL
, 0x150F, pci_quirk_mf_endpoint_acs
},
4622 { PCI_VENDOR_ID_INTEL
, 0x1510, pci_quirk_mf_endpoint_acs
},
4623 { PCI_VENDOR_ID_INTEL
, 0x1511, pci_quirk_mf_endpoint_acs
},
4624 { PCI_VENDOR_ID_INTEL
, 0x1516, pci_quirk_mf_endpoint_acs
},
4625 { PCI_VENDOR_ID_INTEL
, 0x1527, pci_quirk_mf_endpoint_acs
},
4627 { PCI_VENDOR_ID_INTEL
, 0x10C9, pci_quirk_mf_endpoint_acs
},
4628 { PCI_VENDOR_ID_INTEL
, 0x10E6, pci_quirk_mf_endpoint_acs
},
4629 { PCI_VENDOR_ID_INTEL
, 0x10E7, pci_quirk_mf_endpoint_acs
},
4630 { PCI_VENDOR_ID_INTEL
, 0x10E8, pci_quirk_mf_endpoint_acs
},
4631 { PCI_VENDOR_ID_INTEL
, 0x150A, pci_quirk_mf_endpoint_acs
},
4632 { PCI_VENDOR_ID_INTEL
, 0x150D, pci_quirk_mf_endpoint_acs
},
4633 { PCI_VENDOR_ID_INTEL
, 0x1518, pci_quirk_mf_endpoint_acs
},
4634 { PCI_VENDOR_ID_INTEL
, 0x1526, pci_quirk_mf_endpoint_acs
},
4636 { PCI_VENDOR_ID_INTEL
, 0x10A7, pci_quirk_mf_endpoint_acs
},
4637 { PCI_VENDOR_ID_INTEL
, 0x10A9, pci_quirk_mf_endpoint_acs
},
4638 { PCI_VENDOR_ID_INTEL
, 0x10D6, pci_quirk_mf_endpoint_acs
},
4640 { PCI_VENDOR_ID_INTEL
, 0x1521, pci_quirk_mf_endpoint_acs
},
4641 { PCI_VENDOR_ID_INTEL
, 0x1522, pci_quirk_mf_endpoint_acs
},
4642 { PCI_VENDOR_ID_INTEL
, 0x1523, pci_quirk_mf_endpoint_acs
},
4643 { PCI_VENDOR_ID_INTEL
, 0x1524, pci_quirk_mf_endpoint_acs
},
4644 /* 82571 (Quads omitted due to non-ACS switch) */
4645 { PCI_VENDOR_ID_INTEL
, 0x105E, pci_quirk_mf_endpoint_acs
},
4646 { PCI_VENDOR_ID_INTEL
, 0x105F, pci_quirk_mf_endpoint_acs
},
4647 { PCI_VENDOR_ID_INTEL
, 0x1060, pci_quirk_mf_endpoint_acs
},
4648 { PCI_VENDOR_ID_INTEL
, 0x10D9, pci_quirk_mf_endpoint_acs
},
4650 { PCI_VENDOR_ID_INTEL
, 0x15b7, pci_quirk_mf_endpoint_acs
},
4651 { PCI_VENDOR_ID_INTEL
, 0x15b8, pci_quirk_mf_endpoint_acs
},
4652 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
, pci_quirk_rciep_acs
},
4653 /* QCOM QDF2xxx root ports */
4654 { PCI_VENDOR_ID_QCOM
, 0x0400, pci_quirk_qcom_rp_acs
},
4655 { PCI_VENDOR_ID_QCOM
, 0x0401, pci_quirk_qcom_rp_acs
},
4656 /* Intel PCH root ports */
4657 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
, pci_quirk_intel_pch_acs
},
4658 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
, pci_quirk_intel_spt_pch_acs
},
4659 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs
}, /* Emulex BE3-R */
4660 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs
}, /* Emulex Skyhawk-R */
4661 /* Cavium ThunderX */
4662 { PCI_VENDOR_ID_CAVIUM
, PCI_ANY_ID
, pci_quirk_cavium_acs
},
4664 { PCI_VENDOR_ID_AMCC
, 0xE004, pci_quirk_xgene_acs
},
4665 /* Ampere Computing */
4666 { PCI_VENDOR_ID_AMPERE
, 0xE005, pci_quirk_xgene_acs
},
4667 { PCI_VENDOR_ID_AMPERE
, 0xE006, pci_quirk_xgene_acs
},
4668 { PCI_VENDOR_ID_AMPERE
, 0xE007, pci_quirk_xgene_acs
},
4669 { PCI_VENDOR_ID_AMPERE
, 0xE008, pci_quirk_xgene_acs
},
4670 { PCI_VENDOR_ID_AMPERE
, 0xE009, pci_quirk_xgene_acs
},
4671 { PCI_VENDOR_ID_AMPERE
, 0xE00A, pci_quirk_xgene_acs
},
4672 { PCI_VENDOR_ID_AMPERE
, 0xE00B, pci_quirk_xgene_acs
},
4673 { PCI_VENDOR_ID_AMPERE
, 0xE00C, pci_quirk_xgene_acs
},
4674 { PCI_VENDOR_ID_BROADCOM
, 0xD714, pci_quirk_brcm_acs
},
4679 * pci_dev_specific_acs_enabled - check whether device provides ACS controls
4681 * @acs_flags: Bitmask of desired ACS controls
4684 * -ENOTTY: No quirk applies to this device; we can't tell whether the
4685 * device provides the desired controls
4686 * 0: Device does not provide all the desired controls
4687 * >0: Device provides all the controls in @acs_flags
4689 int pci_dev_specific_acs_enabled(struct pci_dev
*dev
, u16 acs_flags
)
4691 const struct pci_dev_acs_enabled
*i
;
4695 * Allow devices that do not expose standard PCIe ACS capabilities
4696 * or control to indicate their support here. Multi-function express
4697 * devices which do not allow internal peer-to-peer between functions,
4698 * but do not implement PCIe ACS may wish to return true here.
4700 for (i
= pci_dev_acs_enabled
; i
->acs_enabled
; i
++) {
4701 if ((i
->vendor
== dev
->vendor
||
4702 i
->vendor
== (u16
)PCI_ANY_ID
) &&
4703 (i
->device
== dev
->device
||
4704 i
->device
== (u16
)PCI_ANY_ID
)) {
4705 ret
= i
->acs_enabled(dev
, acs_flags
);
4714 /* Config space offset of Root Complex Base Address register */
4715 #define INTEL_LPC_RCBA_REG 0xf0
4716 /* 31:14 RCBA address */
4717 #define INTEL_LPC_RCBA_MASK 0xffffc000
4719 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
4721 /* Backbone Scratch Pad Register */
4722 #define INTEL_BSPR_REG 0x1104
4723 /* Backbone Peer Non-Posted Disable */
4724 #define INTEL_BSPR_REG_BPNPD (1 << 8)
4725 /* Backbone Peer Posted Disable */
4726 #define INTEL_BSPR_REG_BPPD (1 << 9)
4728 /* Upstream Peer Decode Configuration Register */
4729 #define INTEL_UPDCR_REG 0x1014
4730 /* 5:0 Peer Decode Enable bits */
4731 #define INTEL_UPDCR_REG_MASK 0x3f
4733 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev
*dev
)
4735 u32 rcba
, bspr
, updcr
;
4736 void __iomem
*rcba_mem
;
4739 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4740 * are D28:F* and therefore get probed before LPC, thus we can't
4741 * use pci_get_slot()/pci_read_config_dword() here.
4743 pci_bus_read_config_dword(dev
->bus
, PCI_DEVFN(31, 0),
4744 INTEL_LPC_RCBA_REG
, &rcba
);
4745 if (!(rcba
& INTEL_LPC_RCBA_ENABLE
))
4748 rcba_mem
= ioremap_nocache(rcba
& INTEL_LPC_RCBA_MASK
,
4749 PAGE_ALIGN(INTEL_UPDCR_REG
));
4754 * The BSPR can disallow peer cycles, but it's set by soft strap and
4755 * therefore read-only. If both posted and non-posted peer cycles are
4756 * disallowed, we're ok. If either are allowed, then we need to use
4757 * the UPDCR to disable peer decodes for each port. This provides the
4758 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4760 bspr
= readl(rcba_mem
+ INTEL_BSPR_REG
);
4761 bspr
&= INTEL_BSPR_REG_BPNPD
| INTEL_BSPR_REG_BPPD
;
4762 if (bspr
!= (INTEL_BSPR_REG_BPNPD
| INTEL_BSPR_REG_BPPD
)) {
4763 updcr
= readl(rcba_mem
+ INTEL_UPDCR_REG
);
4764 if (updcr
& INTEL_UPDCR_REG_MASK
) {
4765 pci_info(dev
, "Disabling UPDCR peer decodes\n");
4766 updcr
&= ~INTEL_UPDCR_REG_MASK
;
4767 writel(updcr
, rcba_mem
+ INTEL_UPDCR_REG
);
4775 /* Miscellaneous Port Configuration register */
4776 #define INTEL_MPC_REG 0xd8
4777 /* MPC: Invalid Receive Bus Number Check Enable */
4778 #define INTEL_MPC_REG_IRBNCE (1 << 26)
4780 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev
*dev
)
4785 * When enabled, the IRBNCE bit of the MPC register enables the
4786 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4787 * ensures that requester IDs fall within the bus number range
4788 * of the bridge. Enable if not already.
4790 pci_read_config_dword(dev
, INTEL_MPC_REG
, &mpc
);
4791 if (!(mpc
& INTEL_MPC_REG_IRBNCE
)) {
4792 pci_info(dev
, "Enabling MPC IRBNCE\n");
4793 mpc
|= INTEL_MPC_REG_IRBNCE
;
4794 pci_write_config_word(dev
, INTEL_MPC_REG
, mpc
);
4798 static int pci_quirk_enable_intel_pch_acs(struct pci_dev
*dev
)
4800 if (!pci_quirk_intel_pch_acs_match(dev
))
4803 if (pci_quirk_enable_intel_lpc_acs(dev
)) {
4804 pci_warn(dev
, "Failed to enable Intel PCH ACS quirk\n");
4808 pci_quirk_enable_intel_rp_mpc_acs(dev
);
4810 dev
->dev_flags
|= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK
;
4812 pci_info(dev
, "Intel PCH root port ACS workaround enabled\n");
4817 static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev
*dev
)
4822 if (!pci_quirk_intel_spt_pch_acs_match(dev
))
4825 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ACS
);
4829 pci_read_config_dword(dev
, pos
+ PCI_ACS_CAP
, &cap
);
4830 pci_read_config_dword(dev
, pos
+ INTEL_SPT_ACS_CTRL
, &ctrl
);
4832 ctrl
|= (cap
& PCI_ACS_SV
);
4833 ctrl
|= (cap
& PCI_ACS_RR
);
4834 ctrl
|= (cap
& PCI_ACS_CR
);
4835 ctrl
|= (cap
& PCI_ACS_UF
);
4837 pci_write_config_dword(dev
, pos
+ INTEL_SPT_ACS_CTRL
, ctrl
);
4839 pci_info(dev
, "Intel SPT PCH root port ACS workaround enabled\n");
4844 static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev
*dev
)
4849 if (!pci_quirk_intel_spt_pch_acs_match(dev
))
4852 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ACS
);
4856 pci_read_config_dword(dev
, pos
+ PCI_ACS_CAP
, &cap
);
4857 pci_read_config_dword(dev
, pos
+ INTEL_SPT_ACS_CTRL
, &ctrl
);
4859 ctrl
&= ~(PCI_ACS_RR
| PCI_ACS_CR
| PCI_ACS_EC
);
4861 pci_write_config_dword(dev
, pos
+ INTEL_SPT_ACS_CTRL
, ctrl
);
4863 pci_info(dev
, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
4868 static const struct pci_dev_acs_ops
{
4871 int (*enable_acs
)(struct pci_dev
*dev
);
4872 int (*disable_acs_redir
)(struct pci_dev
*dev
);
4873 } pci_dev_acs_ops
[] = {
4874 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
4875 .enable_acs
= pci_quirk_enable_intel_pch_acs
,
4877 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
4878 .enable_acs
= pci_quirk_enable_intel_spt_pch_acs
,
4879 .disable_acs_redir
= pci_quirk_disable_intel_spt_pch_acs_redir
,
4883 int pci_dev_specific_enable_acs(struct pci_dev
*dev
)
4885 const struct pci_dev_acs_ops
*p
;
4888 for (i
= 0; i
< ARRAY_SIZE(pci_dev_acs_ops
); i
++) {
4889 p
= &pci_dev_acs_ops
[i
];
4890 if ((p
->vendor
== dev
->vendor
||
4891 p
->vendor
== (u16
)PCI_ANY_ID
) &&
4892 (p
->device
== dev
->device
||
4893 p
->device
== (u16
)PCI_ANY_ID
) &&
4895 ret
= p
->enable_acs(dev
);
4904 int pci_dev_specific_disable_acs_redir(struct pci_dev
*dev
)
4906 const struct pci_dev_acs_ops
*p
;
4909 for (i
= 0; i
< ARRAY_SIZE(pci_dev_acs_ops
); i
++) {
4910 p
= &pci_dev_acs_ops
[i
];
4911 if ((p
->vendor
== dev
->vendor
||
4912 p
->vendor
== (u16
)PCI_ANY_ID
) &&
4913 (p
->device
== dev
->device
||
4914 p
->device
== (u16
)PCI_ANY_ID
) &&
4915 p
->disable_acs_redir
) {
4916 ret
= p
->disable_acs_redir(dev
);
4926 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
4927 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4928 * Next Capability pointer in the MSI Capability Structure should point to
4929 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4932 static void quirk_intel_qat_vf_cap(struct pci_dev
*pdev
)
4937 struct pci_cap_saved_state
*state
;
4939 /* Bail if the hardware bug is fixed */
4940 if (pdev
->pcie_cap
|| pci_find_capability(pdev
, PCI_CAP_ID_EXP
))
4943 /* Bail if MSI Capability Structure is not found for some reason */
4944 pos
= pci_find_capability(pdev
, PCI_CAP_ID_MSI
);
4949 * Bail if Next Capability pointer in the MSI Capability Structure
4950 * is not the expected incorrect 0x00.
4952 pci_read_config_byte(pdev
, pos
+ 1, &next_cap
);
4957 * PCIe Capability Structure is expected to be at 0x50 and should
4958 * terminate the list (Next Capability pointer is 0x00). Verify
4959 * Capability Id and Next Capability pointer is as expected.
4960 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4961 * to correctly set kernel data structures which have already been
4962 * set incorrectly due to the hardware bug.
4965 pci_read_config_word(pdev
, pos
, ®16
);
4966 if (reg16
== (0x0000 | PCI_CAP_ID_EXP
)) {
4968 #ifndef PCI_EXP_SAVE_REGS
4969 #define PCI_EXP_SAVE_REGS 7
4971 int size
= PCI_EXP_SAVE_REGS
* sizeof(u16
);
4973 pdev
->pcie_cap
= pos
;
4974 pci_read_config_word(pdev
, pos
+ PCI_EXP_FLAGS
, ®16
);
4975 pdev
->pcie_flags_reg
= reg16
;
4976 pci_read_config_word(pdev
, pos
+ PCI_EXP_DEVCAP
, ®16
);
4977 pdev
->pcie_mpss
= reg16
& PCI_EXP_DEVCAP_PAYLOAD
;
4979 pdev
->cfg_size
= PCI_CFG_SPACE_EXP_SIZE
;
4980 if (pci_read_config_dword(pdev
, PCI_CFG_SPACE_SIZE
, &status
) !=
4981 PCIBIOS_SUCCESSFUL
|| (status
== 0xffffffff))
4982 pdev
->cfg_size
= PCI_CFG_SPACE_SIZE
;
4984 if (pci_find_saved_cap(pdev
, PCI_CAP_ID_EXP
))
4988 state
= kzalloc(sizeof(*state
) + size
, GFP_KERNEL
);
4992 state
->cap
.cap_nr
= PCI_CAP_ID_EXP
;
4993 state
->cap
.cap_extended
= 0;
4994 state
->cap
.size
= size
;
4995 cap
= (u16
*)&state
->cap
.data
[0];
4996 pcie_capability_read_word(pdev
, PCI_EXP_DEVCTL
, &cap
[i
++]);
4997 pcie_capability_read_word(pdev
, PCI_EXP_LNKCTL
, &cap
[i
++]);
4998 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL
, &cap
[i
++]);
4999 pcie_capability_read_word(pdev
, PCI_EXP_RTCTL
, &cap
[i
++]);
5000 pcie_capability_read_word(pdev
, PCI_EXP_DEVCTL2
, &cap
[i
++]);
5001 pcie_capability_read_word(pdev
, PCI_EXP_LNKCTL2
, &cap
[i
++]);
5002 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL2
, &cap
[i
++]);
5003 hlist_add_head(&state
->next
, &pdev
->saved_cap_space
);
5006 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x443, quirk_intel_qat_vf_cap
);
5009 * FLR may cause the following to devices to hang:
5011 * AMD Starship/Matisse HD Audio Controller 0x1487
5012 * AMD Starship USB 3.0 Host Controller 0x148c
5013 * AMD Matisse USB 3.0 Host Controller 0x149c
5014 * Intel 82579LM Gigabit Ethernet Controller 0x1502
5015 * Intel 82579V Gigabit Ethernet Controller 0x1503
5018 static void quirk_no_flr(struct pci_dev
*dev
)
5020 dev
->dev_flags
|= PCI_DEV_FLAGS_NO_FLR_RESET
;
5022 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD
, 0x1487, quirk_no_flr
);
5023 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD
, 0x148c, quirk_no_flr
);
5024 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD
, 0x149c, quirk_no_flr
);
5025 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x1502, quirk_no_flr
);
5026 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x1503, quirk_no_flr
);
5028 static void quirk_no_ext_tags(struct pci_dev
*pdev
)
5030 struct pci_host_bridge
*bridge
= pci_find_host_bridge(pdev
->bus
);
5035 bridge
->no_ext_tags
= 1;
5036 pci_info(pdev
, "disabling Extended Tags (this device can't handle them)\n");
5038 pci_walk_bus(bridge
->bus
, pci_configure_extended_tags
, NULL
);
5040 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0132, quirk_no_ext_tags
);
5041 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0140, quirk_no_ext_tags
);
5042 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0141, quirk_no_ext_tags
);
5043 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0142, quirk_no_ext_tags
);
5044 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0144, quirk_no_ext_tags
);
5045 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0420, quirk_no_ext_tags
);
5046 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, 0x0422, quirk_no_ext_tags
);
5048 #ifdef CONFIG_PCI_ATS
5050 * Some devices require additional driver setup to enable ATS. Don't use
5051 * ATS for those devices as ATS will be enabled before the driver has had a
5052 * chance to load and configure the device.
5054 static void quirk_amd_harvest_no_ats(struct pci_dev
*pdev
)
5056 if (pdev
->device
== 0x7340 && pdev
->revision
!= 0xc5)
5059 pci_info(pdev
, "disabling ATS\n");
5063 /* AMD Stoney platform GPU */
5064 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x98e4, quirk_amd_harvest_no_ats
);
5065 /* AMD Iceland dGPU */
5066 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x6900, quirk_amd_harvest_no_ats
);
5067 /* AMD Navi14 dGPU */
5068 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x7340, quirk_amd_harvest_no_ats
);
5069 #endif /* CONFIG_PCI_ATS */
5071 /* Freescale PCIe doesn't support MSI in RC mode */
5072 static void quirk_fsl_no_msi(struct pci_dev
*pdev
)
5074 if (pci_pcie_type(pdev
) == PCI_EXP_TYPE_ROOT_PORT
)
5077 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE
, PCI_ANY_ID
, quirk_fsl_no_msi
);
5080 * Although not allowed by the spec, some multi-function devices have
5081 * dependencies of one function (consumer) on another (supplier). For the
5082 * consumer to work in D0, the supplier must also be in D0. Create a
5083 * device link from the consumer to the supplier to enforce this
5084 * dependency. Runtime PM is allowed by default on the consumer to prevent
5085 * it from permanently keeping the supplier awake.
5087 static void pci_create_device_link(struct pci_dev
*pdev
, unsigned int consumer
,
5088 unsigned int supplier
, unsigned int class,
5089 unsigned int class_shift
)
5091 struct pci_dev
*supplier_pdev
;
5093 if (PCI_FUNC(pdev
->devfn
) != consumer
)
5096 supplier_pdev
= pci_get_domain_bus_and_slot(pci_domain_nr(pdev
->bus
),
5098 PCI_DEVFN(PCI_SLOT(pdev
->devfn
), supplier
));
5099 if (!supplier_pdev
|| (supplier_pdev
->class >> class_shift
) != class) {
5100 pci_dev_put(supplier_pdev
);
5104 if (device_link_add(&pdev
->dev
, &supplier_pdev
->dev
,
5105 DL_FLAG_STATELESS
| DL_FLAG_PM_RUNTIME
))
5106 pci_info(pdev
, "D0 power state depends on %s\n",
5107 pci_name(supplier_pdev
));
5109 pci_err(pdev
, "Cannot enforce power dependency on %s\n",
5110 pci_name(supplier_pdev
));
5112 pm_runtime_allow(&pdev
->dev
);
5113 pci_dev_put(supplier_pdev
);
5117 * Create device link for GPUs with integrated HDA controller for streaming
5118 * audio to attached displays.
5120 static void quirk_gpu_hda(struct pci_dev
*hda
)
5122 pci_create_device_link(hda
, 1, 0, PCI_BASE_CLASS_DISPLAY
, 16);
5124 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
,
5125 PCI_CLASS_MULTIMEDIA_HD_AUDIO
, 8, quirk_gpu_hda
);
5126 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD
, PCI_ANY_ID
,
5127 PCI_CLASS_MULTIMEDIA_HD_AUDIO
, 8, quirk_gpu_hda
);
5128 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
,
5129 PCI_CLASS_MULTIMEDIA_HD_AUDIO
, 8, quirk_gpu_hda
);
5132 * Create device link for NVIDIA GPU with integrated USB xHCI Host
5133 * controller to VGA.
5135 static void quirk_gpu_usb(struct pci_dev
*usb
)
5137 pci_create_device_link(usb
, 2, 0, PCI_BASE_CLASS_DISPLAY
, 16);
5139 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
,
5140 PCI_CLASS_SERIAL_USB
, 8, quirk_gpu_usb
);
5143 * Create device link for NVIDIA GPU with integrated Type-C UCSI controller
5144 * to VGA. Currently there is no class code defined for UCSI device over PCI
5145 * so using UNKNOWN class for now and it will be updated when UCSI
5146 * over PCI gets a class code.
5148 #define PCI_CLASS_SERIAL_UNKNOWN 0x0c80
5149 static void quirk_gpu_usb_typec_ucsi(struct pci_dev
*ucsi
)
5151 pci_create_device_link(ucsi
, 3, 0, PCI_BASE_CLASS_DISPLAY
, 16);
5153 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
,
5154 PCI_CLASS_SERIAL_UNKNOWN
, 8,
5155 quirk_gpu_usb_typec_ucsi
);
5158 * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5159 * disabled. https://devtalk.nvidia.com/default/topic/1024022
5161 static void quirk_nvidia_hda(struct pci_dev
*gpu
)
5166 /* There was no integrated HDA controller before MCP89 */
5167 if (gpu
->device
< PCI_DEVICE_ID_NVIDIA_GEFORCE_320M
)
5170 /* Bit 25 at offset 0x488 enables the HDA controller */
5171 pci_read_config_dword(gpu
, 0x488, &val
);
5175 pci_info(gpu
, "Enabling HDA controller\n");
5176 pci_write_config_dword(gpu
, 0x488, val
| BIT(25));
5178 /* The GPU becomes a multi-function device when the HDA is enabled */
5179 pci_read_config_byte(gpu
, PCI_HEADER_TYPE
, &hdr_type
);
5180 gpu
->multifunction
= !!(hdr_type
& 0x80);
5182 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
,
5183 PCI_BASE_CLASS_DISPLAY
, 16, quirk_nvidia_hda
);
5184 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
,
5185 PCI_BASE_CLASS_DISPLAY
, 16, quirk_nvidia_hda
);
5188 * Some IDT switches incorrectly flag an ACS Source Validation error on
5189 * completions for config read requests even though PCIe r4.0, sec
5190 * 6.12.1.1, says that completions are never affected by ACS Source
5191 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
5193 * Item #36 - Downstream port applies ACS Source Validation to Completions
5194 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5195 * completions are never affected by ACS Source Validation. However,
5196 * completions received by a downstream port of the PCIe switch from a
5197 * device that has not yet captured a PCIe bus number are incorrectly
5198 * dropped by ACS Source Validation by the switch downstream port.
5200 * The workaround suggested by IDT is to issue a config write to the
5201 * downstream device before issuing the first config read. This allows the
5202 * downstream device to capture its bus and device numbers (see PCIe r4.0,
5203 * sec 2.2.9), thus avoiding the ACS error on the completion.
5205 * However, we don't know when the device is ready to accept the config
5206 * write, so we do config reads until we receive a non-Config Request Retry
5207 * Status, then do the config write.
5209 * To avoid hitting the erratum when doing the config reads, we disable ACS
5210 * SV around this process.
5212 int pci_idt_bus_quirk(struct pci_bus
*bus
, int devfn
, u32
*l
, int timeout
)
5217 struct pci_dev
*bridge
= bus
->self
;
5219 pos
= pci_find_ext_capability(bridge
, PCI_EXT_CAP_ID_ACS
);
5221 /* Disable ACS SV before initial config reads */
5223 pci_read_config_word(bridge
, pos
+ PCI_ACS_CTRL
, &ctrl
);
5224 if (ctrl
& PCI_ACS_SV
)
5225 pci_write_config_word(bridge
, pos
+ PCI_ACS_CTRL
,
5226 ctrl
& ~PCI_ACS_SV
);
5229 found
= pci_bus_generic_read_dev_vendor_id(bus
, devfn
, l
, timeout
);
5231 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5233 pci_bus_write_config_word(bus
, devfn
, PCI_VENDOR_ID
, 0);
5235 /* Re-enable ACS_SV if it was previously enabled */
5236 if (ctrl
& PCI_ACS_SV
)
5237 pci_write_config_word(bridge
, pos
+ PCI_ACS_CTRL
, ctrl
);
5243 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5244 * NT endpoints via the internal switch fabric. These IDs replace the
5245 * originating requestor ID TLPs which access host memory on peer NTB
5246 * ports. Therefore, all proxy IDs must be aliased to the NTB device
5247 * to permit access when the IOMMU is turned on.
5249 static void quirk_switchtec_ntb_dma_alias(struct pci_dev
*pdev
)
5252 struct ntb_info_regs __iomem
*mmio_ntb
;
5253 struct ntb_ctrl_regs __iomem
*mmio_ctrl
;
5254 struct sys_info_regs __iomem
*mmio_sys_info
;
5259 if (pci_enable_device(pdev
)) {
5260 pci_err(pdev
, "Cannot enable Switchtec device\n");
5264 mmio
= pci_iomap(pdev
, 0, 0);
5266 pci_disable_device(pdev
);
5267 pci_err(pdev
, "Cannot iomap Switchtec device\n");
5271 pci_info(pdev
, "Setting Switchtec proxy ID aliases\n");
5273 mmio_ntb
= mmio
+ SWITCHTEC_GAS_NTB_OFFSET
;
5274 mmio_ctrl
= (void __iomem
*) mmio_ntb
+ SWITCHTEC_NTB_REG_CTRL_OFFSET
;
5275 mmio_sys_info
= mmio
+ SWITCHTEC_GAS_SYS_INFO_OFFSET
;
5277 partition
= ioread8(&mmio_ntb
->partition_id
);
5279 partition_map
= ioread32(&mmio_ntb
->ep_map
);
5280 partition_map
|= ((u64
) ioread32(&mmio_ntb
->ep_map
+ 4)) << 32;
5281 partition_map
&= ~(1ULL << partition
);
5283 for (pp
= 0; pp
< (sizeof(partition_map
) * 8); pp
++) {
5284 struct ntb_ctrl_regs __iomem
*mmio_peer_ctrl
;
5288 if (!(partition_map
& (1ULL << pp
)))
5291 pci_dbg(pdev
, "Processing partition %d\n", pp
);
5293 mmio_peer_ctrl
= &mmio_ctrl
[pp
];
5295 table_sz
= ioread16(&mmio_peer_ctrl
->req_id_table_size
);
5297 pci_warn(pdev
, "Partition %d table_sz 0\n", pp
);
5301 if (table_sz
> 512) {
5303 "Invalid Switchtec partition %d table_sz %d\n",
5308 for (te
= 0; te
< table_sz
; te
++) {
5312 rid_entry
= ioread32(&mmio_peer_ctrl
->req_id_table
[te
]);
5313 devfn
= (rid_entry
>> 1) & 0xFF;
5315 "Aliasing Partition %d Proxy ID %02x.%d\n",
5316 pp
, PCI_SLOT(devfn
), PCI_FUNC(devfn
));
5317 pci_add_dma_alias(pdev
, devfn
);
5321 pci_iounmap(pdev
, mmio
);
5322 pci_disable_device(pdev
);
5324 #define SWITCHTEC_QUIRK(vid) \
5325 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5326 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5328 SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5329 SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5330 SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5331 SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5332 SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5333 SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5334 SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5335 SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5336 SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5337 SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5338 SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5339 SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5340 SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5341 SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5342 SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5343 SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5344 SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5345 SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5346 SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5347 SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5348 SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5349 SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5350 SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5351 SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5352 SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5353 SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5354 SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5355 SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5356 SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5357 SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */
5360 * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5361 * not always reset the secondary Nvidia GPU between reboots if the system
5362 * is configured to use Hybrid Graphics mode. This results in the GPU
5363 * being left in whatever state it was in during the *previous* boot, which
5364 * causes spurious interrupts from the GPU, which in turn causes us to
5365 * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly,
5366 * this also completely breaks nouveau.
5368 * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5369 * clean state and fixes all these issues.
5371 * When the machine is configured in Dedicated display mode, the issue
5372 * doesn't occur. Fortunately the GPU advertises NoReset+ when in this
5373 * mode, so we can detect that and avoid resetting it.
5375 static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev
*pdev
)
5380 if (pdev
->subsystem_vendor
!= PCI_VENDOR_ID_LENOVO
||
5381 pdev
->subsystem_device
!= 0x222e ||
5385 if (pci_enable_device_mem(pdev
))
5389 * Based on nvkm_device_ctor() in
5390 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5392 map
= pci_iomap(pdev
, 0, 0x23000);
5394 pci_err(pdev
, "Can't map MMIO space\n");
5399 * Make sure the GPU looks like it's been POSTed before resetting
5402 if (ioread32(map
+ 0x2240c) & 0x2) {
5403 pci_info(pdev
, FW_BUG
"GPU left initialized by EFI, resetting\n");
5404 ret
= pci_reset_bus(pdev
);
5406 pci_err(pdev
, "Failed to reset GPU: %d\n", ret
);
5411 pci_disable_device(pdev
);
5413 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA
, 0x13b1,
5414 PCI_CLASS_DISPLAY_VGA
, 8,
5415 quirk_reset_lenovo_thinkpad_p50_nvgpu
);
5418 * Device [1b21:2142]
5419 * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5421 static void pci_fixup_no_d0_pme(struct pci_dev
*dev
)
5423 pci_info(dev
, "PME# does not work under D0, disabling it\n");
5424 dev
->pme_support
&= ~(PCI_PM_CAP_PME_D0
>> PCI_PM_CAP_PME_SHIFT
);
5426 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA
, 0x2142, pci_fixup_no_d0_pme
);
5429 * Device [12d8:0x400e] and [12d8:0x400f]
5430 * These devices advertise PME# support in all power states but don't
5431 * reliably assert it.
5433 static void pci_fixup_no_pme(struct pci_dev
*dev
)
5435 pci_info(dev
, "PME# is unreliable, disabling it\n");
5436 dev
->pme_support
= 0;
5438 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM
, 0x400e, pci_fixup_no_pme
);
5439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM
, 0x400f, pci_fixup_no_pme
);
5441 static void apex_pci_fixup_class(struct pci_dev
*pdev
)
5443 pdev
->class = (PCI_CLASS_SYSTEM_OTHER
<< 8) | pdev
->class;
5445 DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5446 PCI_CLASS_NOT_DEFINED
, 8, apex_pci_fixup_class
);