2 * drivers/pwm/pwm-tegra.c
4 * Tegra pulse-width-modulation controller driver
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
24 #include <linux/clk.h>
25 #include <linux/err.h>
27 #include <linux/module.h>
29 #include <linux/of_device.h>
30 #include <linux/pwm.h>
31 #include <linux/platform_device.h>
32 #include <linux/pinctrl/consumer.h>
33 #include <linux/slab.h>
34 #include <linux/reset.h>
36 #define PWM_ENABLE (1 << 31)
37 #define PWM_DUTY_WIDTH 8
38 #define PWM_DUTY_SHIFT 16
39 #define PWM_SCALE_WIDTH 13
40 #define PWM_SCALE_SHIFT 0
42 struct tegra_pwm_soc
{
43 unsigned int num_channels
;
45 /* Maximum IP frequency for given SoCs */
46 unsigned long max_frequency
;
49 struct tegra_pwm_chip
{
54 struct reset_control
*rst
;
56 unsigned long clk_rate
;
60 const struct tegra_pwm_soc
*soc
;
63 static inline struct tegra_pwm_chip
*to_tegra_pwm_chip(struct pwm_chip
*chip
)
65 return container_of(chip
, struct tegra_pwm_chip
, chip
);
68 static inline u32
pwm_readl(struct tegra_pwm_chip
*chip
, unsigned int num
)
70 return readl(chip
->regs
+ (num
<< 4));
73 static inline void pwm_writel(struct tegra_pwm_chip
*chip
, unsigned int num
,
76 writel(val
, chip
->regs
+ (num
<< 4));
79 static int tegra_pwm_config(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
80 int duty_ns
, int period_ns
)
82 struct tegra_pwm_chip
*pc
= to_tegra_pwm_chip(chip
);
83 unsigned long long c
= duty_ns
, hz
;
89 * Convert from duty_ns / period_ns to a fixed number of duty ticks
90 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
91 * nearest integer during division.
93 c
*= (1 << PWM_DUTY_WIDTH
);
94 c
= DIV_ROUND_CLOSEST_ULL(c
, period_ns
);
96 val
= (u32
)c
<< PWM_DUTY_SHIFT
;
99 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
100 * cycles at the PWM clock rate will take period_ns nanoseconds.
102 rate
= pc
->clk_rate
>> PWM_DUTY_WIDTH
;
104 /* Consider precision in PWM_SCALE_WIDTH rate calculation */
105 hz
= DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC
, period_ns
);
106 rate
= DIV_ROUND_CLOSEST_ULL(100ULL * rate
, hz
);
109 * Since the actual PWM divider is the register's frequency divider
110 * field minus 1, we need to decrement to get the correct value to
111 * write to the register.
117 * Make sure that the rate will fit in the register's frequency
120 if (rate
>> PWM_SCALE_WIDTH
)
123 val
|= rate
<< PWM_SCALE_SHIFT
;
126 * If the PWM channel is disabled, make sure to turn on the clock
127 * before writing the register. Otherwise, keep it enabled.
129 if (!pwm_is_enabled(pwm
)) {
130 err
= clk_prepare_enable(pc
->clk
);
136 pwm_writel(pc
, pwm
->hwpwm
, val
);
139 * If the PWM is not enabled, turn the clock off again to save power.
141 if (!pwm_is_enabled(pwm
))
142 clk_disable_unprepare(pc
->clk
);
147 static int tegra_pwm_enable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
149 struct tegra_pwm_chip
*pc
= to_tegra_pwm_chip(chip
);
153 rc
= clk_prepare_enable(pc
->clk
);
157 val
= pwm_readl(pc
, pwm
->hwpwm
);
159 pwm_writel(pc
, pwm
->hwpwm
, val
);
164 static void tegra_pwm_disable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
166 struct tegra_pwm_chip
*pc
= to_tegra_pwm_chip(chip
);
169 val
= pwm_readl(pc
, pwm
->hwpwm
);
171 pwm_writel(pc
, pwm
->hwpwm
, val
);
173 clk_disable_unprepare(pc
->clk
);
176 static const struct pwm_ops tegra_pwm_ops
= {
177 .config
= tegra_pwm_config
,
178 .enable
= tegra_pwm_enable
,
179 .disable
= tegra_pwm_disable
,
180 .owner
= THIS_MODULE
,
183 static int tegra_pwm_probe(struct platform_device
*pdev
)
185 struct tegra_pwm_chip
*pwm
;
189 pwm
= devm_kzalloc(&pdev
->dev
, sizeof(*pwm
), GFP_KERNEL
);
193 pwm
->soc
= of_device_get_match_data(&pdev
->dev
);
194 pwm
->dev
= &pdev
->dev
;
196 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
197 pwm
->regs
= devm_ioremap_resource(&pdev
->dev
, r
);
198 if (IS_ERR(pwm
->regs
))
199 return PTR_ERR(pwm
->regs
);
201 platform_set_drvdata(pdev
, pwm
);
203 pwm
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
204 if (IS_ERR(pwm
->clk
))
205 return PTR_ERR(pwm
->clk
);
207 /* Set maximum frequency of the IP */
208 ret
= clk_set_rate(pwm
->clk
, pwm
->soc
->max_frequency
);
210 dev_err(&pdev
->dev
, "Failed to set max frequency: %d\n", ret
);
215 * The requested and configured frequency may differ due to
216 * clock register resolutions. Get the configured frequency
217 * so that PWM period can be calculated more accurately.
219 pwm
->clk_rate
= clk_get_rate(pwm
->clk
);
221 pwm
->rst
= devm_reset_control_get_exclusive(&pdev
->dev
, "pwm");
222 if (IS_ERR(pwm
->rst
)) {
223 ret
= PTR_ERR(pwm
->rst
);
224 dev_err(&pdev
->dev
, "Reset control is not found: %d\n", ret
);
228 reset_control_deassert(pwm
->rst
);
230 pwm
->chip
.dev
= &pdev
->dev
;
231 pwm
->chip
.ops
= &tegra_pwm_ops
;
233 pwm
->chip
.npwm
= pwm
->soc
->num_channels
;
235 ret
= pwmchip_add(&pwm
->chip
);
237 dev_err(&pdev
->dev
, "pwmchip_add() failed: %d\n", ret
);
238 reset_control_assert(pwm
->rst
);
245 static int tegra_pwm_remove(struct platform_device
*pdev
)
247 struct tegra_pwm_chip
*pc
= platform_get_drvdata(pdev
);
254 err
= clk_prepare_enable(pc
->clk
);
258 for (i
= 0; i
< pc
->chip
.npwm
; i
++) {
259 struct pwm_device
*pwm
= &pc
->chip
.pwms
[i
];
261 if (!pwm_is_enabled(pwm
))
262 if (clk_prepare_enable(pc
->clk
) < 0)
265 pwm_writel(pc
, i
, 0);
267 clk_disable_unprepare(pc
->clk
);
270 reset_control_assert(pc
->rst
);
271 clk_disable_unprepare(pc
->clk
);
273 return pwmchip_remove(&pc
->chip
);
276 #ifdef CONFIG_PM_SLEEP
277 static int tegra_pwm_suspend(struct device
*dev
)
279 return pinctrl_pm_select_sleep_state(dev
);
282 static int tegra_pwm_resume(struct device
*dev
)
284 return pinctrl_pm_select_default_state(dev
);
288 static const struct tegra_pwm_soc tegra20_pwm_soc
= {
290 .max_frequency
= 48000000UL,
293 static const struct tegra_pwm_soc tegra186_pwm_soc
= {
295 .max_frequency
= 102000000UL,
298 static const struct of_device_id tegra_pwm_of_match
[] = {
299 { .compatible
= "nvidia,tegra20-pwm", .data
= &tegra20_pwm_soc
},
300 { .compatible
= "nvidia,tegra186-pwm", .data
= &tegra186_pwm_soc
},
304 MODULE_DEVICE_TABLE(of
, tegra_pwm_of_match
);
306 static const struct dev_pm_ops tegra_pwm_pm_ops
= {
307 SET_SYSTEM_SLEEP_PM_OPS(tegra_pwm_suspend
, tegra_pwm_resume
)
310 static struct platform_driver tegra_pwm_driver
= {
313 .of_match_table
= tegra_pwm_of_match
,
314 .pm
= &tegra_pwm_pm_ops
,
316 .probe
= tegra_pwm_probe
,
317 .remove
= tegra_pwm_remove
,
320 module_platform_driver(tegra_pwm_driver
);
322 MODULE_LICENSE("GPL");
323 MODULE_AUTHOR("NVIDIA Corporation");
324 MODULE_ALIAS("platform:tegra-pwm");