1 /* SPDX-License-Identifier: GPL-2.0-or-later */
5 * (C) Copyright 2013-2015 Hewlett-Packard Development Company, L.P.
7 * Authors: Waiman Long <waiman.long@hp.com>
9 #ifndef __ASM_GENERIC_QSPINLOCK_TYPES_H
10 #define __ASM_GENERIC_QSPINLOCK_TYPES_H
12 #include <linux/types.h>
14 typedef struct qspinlock
{
19 * By using the whole 2nd least significant byte for the
20 * pending bit, we can allow better optimization of the lock
21 * acquisition for the pending bit holder.
23 #ifdef __LITTLE_ENDIAN
49 #define __ARCH_SPIN_LOCK_UNLOCKED { { .val = ATOMIC_INIT(0) } }
52 * Bitfields in the atomic value:
59 * 18-31: tail cpu (+1)
65 * 11-31: tail cpu (+1)
67 #define _Q_SET_MASK(type) (((1U << _Q_ ## type ## _BITS) - 1)\
68 << _Q_ ## type ## _OFFSET)
69 #define _Q_LOCKED_OFFSET 0
70 #define _Q_LOCKED_BITS 8
71 #define _Q_LOCKED_MASK _Q_SET_MASK(LOCKED)
73 #define _Q_PENDING_OFFSET (_Q_LOCKED_OFFSET + _Q_LOCKED_BITS)
74 #if CONFIG_NR_CPUS < (1U << 14)
75 #define _Q_PENDING_BITS 8
77 #define _Q_PENDING_BITS 1
79 #define _Q_PENDING_MASK _Q_SET_MASK(PENDING)
81 #define _Q_TAIL_IDX_OFFSET (_Q_PENDING_OFFSET + _Q_PENDING_BITS)
82 #define _Q_TAIL_IDX_BITS 2
83 #define _Q_TAIL_IDX_MASK _Q_SET_MASK(TAIL_IDX)
85 #define _Q_TAIL_CPU_OFFSET (_Q_TAIL_IDX_OFFSET + _Q_TAIL_IDX_BITS)
86 #define _Q_TAIL_CPU_BITS (32 - _Q_TAIL_CPU_OFFSET)
87 #define _Q_TAIL_CPU_MASK _Q_SET_MASK(TAIL_CPU)
89 #define _Q_TAIL_OFFSET _Q_TAIL_IDX_OFFSET
90 #define _Q_TAIL_MASK (_Q_TAIL_IDX_MASK | _Q_TAIL_CPU_MASK)
92 #define _Q_LOCKED_VAL (1U << _Q_LOCKED_OFFSET)
93 #define _Q_PENDING_VAL (1U << _Q_PENDING_OFFSET)
95 #endif /* __ASM_GENERIC_QSPINLOCK_TYPES_H */