2 * mtip32xx.h - Header file for the P320 SSD Block Driver
3 * Copyright (C) 2011 Micron Technology, Inc.
5 * Portions of this code were derived from works subjected to the
7 * Copyright (C) 2009 Integrated Device Technology, Inc.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
21 #ifndef __MTIP32XX_H__
22 #define __MTIP32XX_H__
24 #include <linux/spinlock.h>
25 #include <linux/rwsem.h>
26 #include <linux/ata.h>
27 #include <linux/interrupt.h>
28 #include <linux/genhd.h>
30 /* Offset of Subsystem Device ID in pci confoguration space */
31 #define PCI_SUBSYSTEM_DEVICEID 0x2E
33 /* offset of Device Control register in PCIe extended capabilites space */
34 #define PCIE_CONFIG_EXT_DEVICE_CONTROL_OFFSET 0x48
36 /* check for erase mode support during secure erase */
37 #define MTIP_SEC_ERASE_MODE 0x2
39 /* # of times to retry timed out/failed IOs */
40 #define MTIP_MAX_RETRIES 2
42 /* Various timeout values in ms */
43 #define MTIP_NCQ_CMD_TIMEOUT_MS 15000
44 #define MTIP_IOCTL_CMD_TIMEOUT_MS 5000
45 #define MTIP_INT_CMD_TIMEOUT_MS 5000
46 #define MTIP_QUIESCE_IO_TIMEOUT_MS (MTIP_NCQ_CMD_TIMEOUT_MS * \
47 (MTIP_MAX_RETRIES + 1))
49 /* check for timeouts every 500ms */
50 #define MTIP_TIMEOUT_CHECK_PERIOD 500
53 #define MTIP_FTL_REBUILD_OFFSET 142
54 #define MTIP_FTL_REBUILD_MAGIC 0xED51
55 #define MTIP_FTL_REBUILD_TIMEOUT_MS 2400000
57 /* unaligned IO handling */
58 #define MTIP_MAX_UNALIGNED_SLOTS 2
60 /* Macro to extract the tag bit number from a tag value. */
61 #define MTIP_TAG_BIT(tag) (tag & 0x1F)
64 * Macro to extract the tag index from a tag value. The index
65 * is used to access the correct s_active/Command Issue register based
68 #define MTIP_TAG_INDEX(tag) (tag >> 5)
71 * Maximum number of scatter gather entries
72 * a single command may have.
74 #define MTIP_MAX_SG 504
77 * Maximum number of slot groups (Command Issue & s_active registers)
78 * NOTE: This is the driver maximum; check dd->slot_groups for actual value.
80 #define MTIP_MAX_SLOT_GROUPS 8
82 /* Internal command tag. */
83 #define MTIP_TAG_INTERNAL 0
85 /* Micron Vendor ID & P320x SSD Device ID */
86 #define PCI_VENDOR_ID_MICRON 0x1344
87 #define P320H_DEVICE_ID 0x5150
88 #define P320M_DEVICE_ID 0x5151
89 #define P320S_DEVICE_ID 0x5152
90 #define P325M_DEVICE_ID 0x5153
91 #define P420H_DEVICE_ID 0x5160
92 #define P420M_DEVICE_ID 0x5161
93 #define P425M_DEVICE_ID 0x5163
95 /* Driver name and version strings */
96 #define MTIP_DRV_NAME "mtip32xx"
97 #define MTIP_DRV_VERSION "1.3.1"
99 /* Maximum number of minor device numbers per device. */
100 #define MTIP_MAX_MINORS 16
102 /* Maximum number of supported command slots. */
103 #define MTIP_MAX_COMMAND_SLOTS (MTIP_MAX_SLOT_GROUPS * 32)
106 * Per-tag bitfield size in longs.
107 * Linux bit manipulation functions
108 * (i.e. test_and_set_bit, find_next_zero_bit)
109 * manipulate memory in longs, so we try to make the math work.
110 * take the slot groups and find the number of longs, rounding up.
111 * Careful! i386 and x86_64 use different size longs!
113 #define U32_PER_LONG (sizeof(long) / sizeof(u32))
114 #define SLOTBITS_IN_LONGS ((MTIP_MAX_SLOT_GROUPS + \
115 (U32_PER_LONG-1))/U32_PER_LONG)
117 /* BAR number used to access the HBA registers. */
121 #define dbg_printk(format, arg...) \
122 printk(pr_fmt(format), ##arg);
124 #define dbg_printk(format, arg...)
127 #define MTIP_DFS_MAX_BUF_SIZE 1024
129 #define __force_bit2int (unsigned int __force)
132 /* below are bit numbers in 'flags' defined in mtip_port */
133 MTIP_PF_IC_ACTIVE_BIT
= 0, /* pio/ioctl */
134 MTIP_PF_EH_ACTIVE_BIT
= 1, /* error handling */
135 MTIP_PF_SE_ACTIVE_BIT
= 2, /* secure erase */
136 MTIP_PF_DM_ACTIVE_BIT
= 3, /* download microcde */
137 MTIP_PF_TO_ACTIVE_BIT
= 9, /* timeout handling */
138 MTIP_PF_PAUSE_IO
= ((1 << MTIP_PF_IC_ACTIVE_BIT
) |
139 (1 << MTIP_PF_EH_ACTIVE_BIT
) |
140 (1 << MTIP_PF_SE_ACTIVE_BIT
) |
141 (1 << MTIP_PF_DM_ACTIVE_BIT
) |
142 (1 << MTIP_PF_TO_ACTIVE_BIT
)),
143 MTIP_PF_HOST_CAP_64
= 10, /* cache HOST_CAP_64 */
145 MTIP_PF_SVC_THD_ACTIVE_BIT
= 4,
146 MTIP_PF_ISSUE_CMDS_BIT
= 5,
147 MTIP_PF_REBUILD_BIT
= 6,
148 MTIP_PF_SVC_THD_STOP_BIT
= 8,
150 MTIP_PF_SVC_THD_WORK
= ((1 << MTIP_PF_EH_ACTIVE_BIT
) |
151 (1 << MTIP_PF_ISSUE_CMDS_BIT
) |
152 (1 << MTIP_PF_REBUILD_BIT
) |
153 (1 << MTIP_PF_SVC_THD_STOP_BIT
) |
154 (1 << MTIP_PF_TO_ACTIVE_BIT
)),
156 /* below are bit numbers in 'dd_flag' defined in driver_data */
157 MTIP_DDF_SEC_LOCK_BIT
= 0,
158 MTIP_DDF_REMOVE_PENDING_BIT
= 1,
159 MTIP_DDF_OVER_TEMP_BIT
= 2,
160 MTIP_DDF_WRITE_PROTECT_BIT
= 3,
161 MTIP_DDF_CLEANUP_BIT
= 5,
162 MTIP_DDF_RESUME_BIT
= 6,
163 MTIP_DDF_INIT_DONE_BIT
= 7,
164 MTIP_DDF_REBUILD_FAILED_BIT
= 8,
165 MTIP_DDF_REMOVAL_BIT
= 9,
167 MTIP_DDF_STOP_IO
= ((1 << MTIP_DDF_REMOVE_PENDING_BIT
) |
168 (1 << MTIP_DDF_SEC_LOCK_BIT
) |
169 (1 << MTIP_DDF_OVER_TEMP_BIT
) |
170 (1 << MTIP_DDF_WRITE_PROTECT_BIT
) |
171 (1 << MTIP_DDF_REBUILD_FAILED_BIT
)),
185 struct work_struct work
;
189 } ____cacheline_aligned_in_smp
;
191 #define DEFINE_HANDLER(group) \
192 void mtip_workq_sdbf##group(struct work_struct *work) \
194 struct mtip_work *w = (struct mtip_work *) work; \
195 mtip_workq_sdbfx(w->port, group, w->completed); \
198 #define MTIP_TRIM_TIMEOUT_MS 240000
199 #define MTIP_MAX_TRIM_ENTRIES 8
200 #define MTIP_MAX_TRIM_ENTRY_LEN 0xfff8
202 struct mtip_trim_entry
{
203 u32 lba
; /* starting lba of region */
204 u16 rsvd
; /* unused */
205 u16 range
; /* # of 512b blocks to trim */
209 /* Array of regions to trim */
210 struct mtip_trim_entry entry
[MTIP_MAX_TRIM_ENTRIES
];
213 /* Register Frame Information Structure (FIS), host to device. */
214 struct host_to_dev_fis
{
217 * - 27h Register FIS, host to device.
218 * - 34h Register FIS, device to host.
219 * - 39h DMA Activate FIS, device to host.
220 * - 41h DMA Setup FIS, bi-directional.
221 * - 46h Data FIS, bi-directional.
222 * - 58h BIST Activate FIS, bi-directional.
223 * - 5Fh PIO Setup FIS, device to host.
224 * - A1h Set Device Bits FIS, device to host.
228 unsigned char command
;
229 unsigned char features
;
232 unsigned char lba_low
;
233 unsigned char sector
;
236 unsigned char lba_mid
;
237 unsigned char cyl_low
;
240 unsigned char lba_hi
;
241 unsigned char cyl_hi
;
244 unsigned char device
;
249 unsigned char lba_low_ex
;
250 unsigned char sector_ex
;
253 unsigned char lba_mid_ex
;
254 unsigned char cyl_low_ex
;
257 unsigned char lba_hi_ex
;
258 unsigned char cyl_hi_ex
;
260 unsigned char features_ex
;
262 unsigned char sect_count
;
263 unsigned char sect_cnt_ex
;
265 unsigned char control
;
270 /* Command header structure. */
271 struct mtip_cmd_hdr
{
274 * - Bits 31:16 Number of PRD entries.
275 * - Bits 15:8 Unused in this implementation.
276 * - Bit 7 Prefetch bit, informs the drive to prefetch PRD entries.
277 * - Bit 6 Write bit, should be set when writing data to the device.
278 * - Bit 5 Unused in this implementation.
279 * - Bits 4:0 Length of the command FIS in DWords (DWord = 4 bytes).
282 /* This field is unsed when using NCQ. */
284 unsigned int byte_count
;
288 * Lower 32 bits of the command table address associated with this
289 * header. The command table addresses must be 128 byte aligned.
293 * If 64 bit addressing is used this field is the upper 32 bits
294 * of the command table address associated with this command.
297 /* Reserved and unused. */
301 /* Command scatter gather structure (PRD). */
304 * Low 32 bits of the data buffer address. For P320 this
305 * address must be 8 byte aligned signified by bits 2:0 being
310 * When 64 bit addressing is used this field is the upper
311 * 32 bits of the data buffer address.
313 unsigned int dba_upper
;
315 unsigned int reserved
;
317 * Bit 31: interrupt when this data block has been transferred.
318 * Bits 30..22: reserved
319 * Bits 21..0: byte count (minus 1). For P320 the byte count must be
320 * 8 byte aligned signified by bits 2:0 being set to 1.
326 /* Structure used to describe a command. */
329 struct mtip_cmd_hdr
*command_header
; /* ptr to command header entry */
331 dma_addr_t command_header_dma
; /* corresponding physical address */
333 void *command
; /* ptr to command table entry */
335 dma_addr_t command_dma
; /* corresponding physical address */
337 int scatter_ents
; /* Number of scatter list entries used */
339 int unaligned
; /* command is unaligned on 4k boundary */
341 struct scatterlist sg
[MTIP_MAX_SG
]; /* Scatter list entries */
343 int retries
; /* The number of retries left for this command. */
345 int direction
; /* Data transfer direction */
349 /* Structure used to describe a port. */
351 /* Pointer back to the driver data for this port. */
352 struct driver_data
*dd
;
354 * Used to determine if the data pointed to by the
355 * identify field is valid.
357 unsigned long identify_valid
;
358 /* Base address of the memory mapped IO for the port. */
360 /* Array of pointers to the memory mapped s_active registers. */
361 void __iomem
*s_active
[MTIP_MAX_SLOT_GROUPS
];
362 /* Array of pointers to the memory mapped completed registers. */
363 void __iomem
*completed
[MTIP_MAX_SLOT_GROUPS
];
364 /* Array of pointers to the memory mapped Command Issue registers. */
365 void __iomem
*cmd_issue
[MTIP_MAX_SLOT_GROUPS
];
367 * Pointer to the beginning of the command header memory as used
372 * Pointer to the beginning of the command header memory as used
375 dma_addr_t command_list_dma
;
377 * Pointer to the beginning of the RX FIS memory as used
382 * Pointer to the beginning of the RX FIS memory as used
385 dma_addr_t rxfis_dma
;
387 * Pointer to the DMA region for RX Fis, Identify, RLE10, and SMART
391 * DMA address of region for RX Fis, Identify, RLE10, and SMART
393 dma_addr_t block1_dma
;
395 * Pointer to the beginning of the identify data memory as used
400 * Pointer to the beginning of the identify data memory as used
403 dma_addr_t identify_dma
;
405 * Pointer to the beginning of a sector buffer that is used
406 * by the driver when issuing internal commands.
410 * Pointer to the beginning of a sector buffer that is used
411 * by the DMA when the driver issues internal commands.
413 dma_addr_t sector_buffer_dma
;
416 dma_addr_t log_buf_dma
;
419 dma_addr_t smart_buf_dma
;
422 * used to queue commands when an internal command is in progress
423 * or error handling is active
425 unsigned long cmds_to_issue
[SLOTBITS_IN_LONGS
];
426 /* Used by mtip_service_thread to wait for an event */
427 wait_queue_head_t svc_wait
;
429 * indicates the state of the port. Also, helps the service thread
430 * to determine its action on wake up.
434 * Timer used to complete commands that have been active for too long.
436 unsigned long ic_pause_timer
;
438 /* Semaphore to control queue depth of unaligned IOs */
439 struct semaphore cmd_slot_unal
;
441 /* Spinlock for working around command-issue bug. */
442 spinlock_t cmd_issue_lock
[MTIP_MAX_SLOT_GROUPS
];
446 * Driver private data structure.
448 * One structure is allocated per probed device.
451 void __iomem
*mmio
; /* Base address of the HBA registers. */
453 int major
; /* Major device number. */
455 int instance
; /* Instance number. First device probed is 0, ... */
457 struct gendisk
*disk
; /* Pointer to our gendisk structure. */
459 struct pci_dev
*pdev
; /* Pointer to the PCI device structure. */
461 struct request_queue
*queue
; /* Our request queue. */
463 struct blk_mq_tag_set tags
; /* blk_mq tags */
465 struct mtip_port
*port
; /* Pointer to the port data structure. */
467 unsigned product_type
; /* magic value declaring the product type */
469 unsigned slot_groups
; /* number of slot groups the product supports */
471 unsigned long index
; /* Index to determine the disk name */
473 unsigned long dd_flag
; /* NOTE: use atomic bit operations on this */
475 struct task_struct
*mtip_svc_handler
; /* task_struct of svc thd */
477 struct dentry
*dfs_node
;
479 bool trim_supp
; /* flag indicating trim support */
483 int numa_node
; /* NUMA support */
487 struct workqueue_struct
*isr_workq
;
489 atomic_t irq_workers_active
;
491 struct mtip_work work
[MTIP_MAX_SLOT_GROUPS
];
495 struct block_device
*bdev
;
497 struct list_head online_list
; /* linkage for online list */
499 struct list_head remove_list
; /* linkage for removing list */
501 int unal_qdepth
; /* qdepth of unaligned IO queue */