1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (C) 2010,2011 Google, Inc.
4 * Copyright (C) 2011-2012 NVIDIA CORPORATION. All Rights Reserved.
7 * Colin Cross <ccross@google.com>
8 * Erik Gilling <konkers@google.com>
9 * Doug Anderson <dianders@chromium.org>
10 * Stephen Warren <swarren@nvidia.com>
12 * Portions based on mach-omap2's debug-macro.S
13 * Copyright (C) 1994-1999 Russell King
16 #include <linux/serial_reg.h>
20 /* Physical addresses */
21 #define TEGRA_CLK_RESET_BASE 0x60006000
22 #define TEGRA_APB_MISC_BASE 0x70000000
23 #define TEGRA_UARTA_BASE 0x70006000
24 #define TEGRA_UARTB_BASE 0x70006040
25 #define TEGRA_UARTC_BASE 0x70006200
26 #define TEGRA_UARTD_BASE 0x70006300
27 #define TEGRA_UARTE_BASE 0x70006400
28 #define TEGRA_PMC_BASE 0x7000e400
30 #define TEGRA_CLK_RST_DEVICES_L (TEGRA_CLK_RESET_BASE + 0x04)
31 #define TEGRA_CLK_RST_DEVICES_H (TEGRA_CLK_RESET_BASE + 0x08)
32 #define TEGRA_CLK_RST_DEVICES_U (TEGRA_CLK_RESET_BASE + 0x0c)
33 #define TEGRA_CLK_OUT_ENB_L (TEGRA_CLK_RESET_BASE + 0x10)
34 #define TEGRA_CLK_OUT_ENB_H (TEGRA_CLK_RESET_BASE + 0x14)
35 #define TEGRA_CLK_OUT_ENB_U (TEGRA_CLK_RESET_BASE + 0x18)
36 #define TEGRA_PMC_SCRATCH20 (TEGRA_PMC_BASE + 0xa0)
37 #define TEGRA_APB_MISC_GP_HIDREV (TEGRA_APB_MISC_BASE + 0x804)
40 * Must be section-aligned since a section mapping is used early on.
41 * Must not overlap with regions in mach-tegra/io.c:tegra_io_desc[].
43 #define UART_VIRTUAL_BASE 0xfe800000
45 #define checkuart(rp, rv, lhu, bit, uart) \
46 /* Load address of CLK_RST register */ \
47 ldr rp, =TEGRA_CLK_RST_DEVICES_##lhu ; \
48 /* Load value from CLK_RST register */ \
50 /* Test UART's reset bit */ \
51 tst rp, #(1 << bit) ; \
52 /* If set, can't use UART; jump to save no UART */ \
54 /* Load address of CLK_OUT_ENB register */ \
55 ldr rp, =TEGRA_CLK_OUT_ENB_##lhu ; \
56 /* Load value from CLK_OUT_ENB register */ \
58 /* Test UART's clock enable bit */ \
59 tst rp, #(1 << bit) ; \
60 /* If clear, can't use UART; jump to save no UART */ \
62 /* Passed all tests, load address of UART registers */ \
63 ldr rp, =TEGRA_UART##uart##_BASE ; \
64 /* Jump to save UART address */ \
67 .macro addruart, rp, rv, tmp
68 adr \rp, 99f @ actual addr of 99f
69 ldr \rv, [\rp] @ linked addr is stored there
70 sub \rv, \rv, \rp @ offset between the two
71 ldr \rp, [\rp, #4] @ linked tegra_uart_config
72 sub \tmp, \rp, \rv @ actual tegra_uart_config
73 ldr \rp, [\tmp] @ Load tegra_uart_config
74 cmp \rp, #1 @ needs initialization?
75 bne 100f @ no; go load the addresses
76 mov \rv, #0 @ yes; record init is done
79 #ifdef CONFIG_TEGRA_DEBUG_UART_AUTO_ODMDATA
81 10: ldr \rp, =TEGRA_PMC_SCRATCH20
82 ldr \rp, [\rp, #0] @ Load PMC_SCRATCH20
83 lsr \rv, \rp, #18 @ 19:18 are console type
85 cmp \rv, #2 @ 2 and 3 mean DCC, UART
86 beq 11f @ some boards swap the meaning
87 cmp \rv, #3 @ so accept either
89 11: lsr \rv, \rp, #15 @ 17:15 are UART ID
104 #if defined(CONFIG_TEGRA_DEBUG_UARTA) || \
105 defined(CONFIG_TEGRA_DEBUG_UART_AUTO_ODMDATA)
106 /* Check UART A validity */
107 20: checkuart(\rp, \rv, L, 6, A)
110 #if defined(CONFIG_TEGRA_DEBUG_UARTB) || \
111 defined(CONFIG_TEGRA_DEBUG_UART_AUTO_ODMDATA)
112 /* Check UART B validity */
113 21: checkuart(\rp, \rv, L, 7, B)
116 #if defined(CONFIG_TEGRA_DEBUG_UARTC) || \
117 defined(CONFIG_TEGRA_DEBUG_UART_AUTO_ODMDATA)
118 /* Check UART C validity */
119 22: checkuart(\rp, \rv, H, 23, C)
122 #if defined(CONFIG_TEGRA_DEBUG_UARTD) || \
123 defined(CONFIG_TEGRA_DEBUG_UART_AUTO_ODMDATA)
124 /* Check UART D validity */
125 23: checkuart(\rp, \rv, U, 1, D)
128 #if defined(CONFIG_TEGRA_DEBUG_UARTE) || \
129 defined(CONFIG_TEGRA_DEBUG_UART_AUTO_ODMDATA)
130 /* Check UART E validity */
132 checkuart(\rp, \rv, U, 2, E)
135 /* No valid UART found */
139 /* Record whichever UART we chose */
140 91: str \rp, [\tmp, #4] @ Store in tegra_uart_phys
141 cmp \rp, #0 @ Valid UART address?
142 bne 92f @ Yes, go process it
143 str \rp, [\tmp, #8] @ Store 0 in tegra_uart_virt
145 92: and \rv, \rp, #0xffffff @ offset within 1MB section
146 add \rv, \rv, #UART_VIRTUAL_BASE
147 str \rv, [\tmp, #8] @ Store in tegra_uart_virt
152 .word tegra_uart_config
155 /* Load previously selected UART address */
156 100: ldr \rp, [\tmp, #4] @ Load tegra_uart_phys
157 ldr \rv, [\tmp, #8] @ Load tegra_uart_virt
161 * Code below is swiped from <asm/hardware/debug-8250.S>, but add an extra
162 * check to make sure that the UART address is actually valid.
165 .macro senduart, rd, rx
167 strbne \rd, [\rx, #UART_TX << UART_SHIFT]
171 .macro busyuart, rd, rx
174 1001: ldrb \rd, [\rx, #UART_LSR << UART_SHIFT]
175 and \rd, \rd, #UART_LSR_THRE
176 teq \rd, #UART_LSR_THRE
181 .macro waituartcts, rd, rx
184 1001: ldrb \rd, [\rx, #UART_MSR << UART_SHIFT]
185 tst \rd, #UART_MSR_CTS
190 .macro waituarttxrdy,rd,rx
194 * Storage for the state maintained by the macros above.
196 * In the kernel proper, this data is located in arch/arm/mach-tegra/tegra.c.
197 * That's because this header is included from multiple files, and we only
198 * want a single copy of the data. In particular, the UART probing code above
199 * assumes it's running using physical addresses. This is true when this file
200 * is included from head.o, but not when included from debug.o. So we need
201 * to share the probe results between the two copies, rather than having
202 * to re-run the probing again later.
204 * In the decompressor, we put the symbol/storage right here, since common.c
205 * isn't included in the decompressor build. This symbol gets put in .text
206 * even though it's really data, since .data is discarded from the
207 * decompressor. Luckily, .text is writeable in the decompressor, unless
208 * CONFIG_ZBOOT_ROM. That dependency is handled in arch/arm/Kconfig.debug.
212 /* Debug UART initialization required */
214 /* Debug UART physical address */
216 /* Debug UART virtual address */