1 // SPDX-License-Identifier: GPL-2.0-only
2 /* IEEE754 floating point arithmetic
6 * MIPS floating point support
7 * Copyright (C) 1994-2000 Algorithmics Ltd.
10 #include "ieee754sp.h"
12 union ieee754sp
ieee754sp_add(union ieee754sp x
, union ieee754sp y
)
27 switch (CLPAIR(xc
, yc
)) {
28 case CLPAIR(IEEE754_CLASS_QNAN
, IEEE754_CLASS_SNAN
):
29 case CLPAIR(IEEE754_CLASS_ZERO
, IEEE754_CLASS_SNAN
):
30 case CLPAIR(IEEE754_CLASS_NORM
, IEEE754_CLASS_SNAN
):
31 case CLPAIR(IEEE754_CLASS_DNORM
, IEEE754_CLASS_SNAN
):
32 case CLPAIR(IEEE754_CLASS_INF
, IEEE754_CLASS_SNAN
):
33 return ieee754sp_nanxcpt(y
);
35 case CLPAIR(IEEE754_CLASS_SNAN
, IEEE754_CLASS_SNAN
):
36 case CLPAIR(IEEE754_CLASS_SNAN
, IEEE754_CLASS_QNAN
):
37 case CLPAIR(IEEE754_CLASS_SNAN
, IEEE754_CLASS_ZERO
):
38 case CLPAIR(IEEE754_CLASS_SNAN
, IEEE754_CLASS_NORM
):
39 case CLPAIR(IEEE754_CLASS_SNAN
, IEEE754_CLASS_DNORM
):
40 case CLPAIR(IEEE754_CLASS_SNAN
, IEEE754_CLASS_INF
):
41 return ieee754sp_nanxcpt(x
);
43 case CLPAIR(IEEE754_CLASS_ZERO
, IEEE754_CLASS_QNAN
):
44 case CLPAIR(IEEE754_CLASS_NORM
, IEEE754_CLASS_QNAN
):
45 case CLPAIR(IEEE754_CLASS_DNORM
, IEEE754_CLASS_QNAN
):
46 case CLPAIR(IEEE754_CLASS_INF
, IEEE754_CLASS_QNAN
):
49 case CLPAIR(IEEE754_CLASS_QNAN
, IEEE754_CLASS_QNAN
):
50 case CLPAIR(IEEE754_CLASS_QNAN
, IEEE754_CLASS_ZERO
):
51 case CLPAIR(IEEE754_CLASS_QNAN
, IEEE754_CLASS_NORM
):
52 case CLPAIR(IEEE754_CLASS_QNAN
, IEEE754_CLASS_DNORM
):
53 case CLPAIR(IEEE754_CLASS_QNAN
, IEEE754_CLASS_INF
):
60 case CLPAIR(IEEE754_CLASS_INF
, IEEE754_CLASS_INF
):
63 ieee754_setcx(IEEE754_INVALID_OPERATION
);
64 return ieee754sp_indef();
66 case CLPAIR(IEEE754_CLASS_NORM
, IEEE754_CLASS_INF
):
67 case CLPAIR(IEEE754_CLASS_ZERO
, IEEE754_CLASS_INF
):
68 case CLPAIR(IEEE754_CLASS_DNORM
, IEEE754_CLASS_INF
):
71 case CLPAIR(IEEE754_CLASS_INF
, IEEE754_CLASS_ZERO
):
72 case CLPAIR(IEEE754_CLASS_INF
, IEEE754_CLASS_NORM
):
73 case CLPAIR(IEEE754_CLASS_INF
, IEEE754_CLASS_DNORM
):
79 case CLPAIR(IEEE754_CLASS_ZERO
, IEEE754_CLASS_ZERO
):
83 return ieee754sp_zero(ieee754_csr
.rm
== FPU_CSR_RD
);
85 case CLPAIR(IEEE754_CLASS_NORM
, IEEE754_CLASS_ZERO
):
86 case CLPAIR(IEEE754_CLASS_DNORM
, IEEE754_CLASS_ZERO
):
89 case CLPAIR(IEEE754_CLASS_ZERO
, IEEE754_CLASS_NORM
):
90 case CLPAIR(IEEE754_CLASS_ZERO
, IEEE754_CLASS_DNORM
):
93 case CLPAIR(IEEE754_CLASS_DNORM
, IEEE754_CLASS_DNORM
):
96 case CLPAIR(IEEE754_CLASS_NORM
, IEEE754_CLASS_DNORM
):
100 case CLPAIR(IEEE754_CLASS_DNORM
, IEEE754_CLASS_NORM
):
104 case CLPAIR(IEEE754_CLASS_NORM
, IEEE754_CLASS_NORM
):
107 assert(xm
& SP_HIDDEN_BIT
);
108 assert(ym
& SP_HIDDEN_BIT
);
111 * Provide guard, round and stick bit space.
118 * Have to shift y fraction right to align.
123 } else if (ye
> xe
) {
125 * Have to shift x fraction right to align.
132 assert(xe
<= SP_EMAX
);
136 * Generate 28 bit result of adding two 27 bit numbers
137 * leaving result in xm, xs and xe.
141 if (xm
>> (SP_FBITS
+ 1 + 3)) { /* carry out */
152 return ieee754sp_zero(ieee754_csr
.rm
== FPU_CSR_RD
);
155 * Normalize in extended single precision
157 while ((xm
>> (SP_FBITS
+ 3)) == 0) {
163 return ieee754sp_format(xs
, xe
, xm
);