1 // SPDX-License-Identifier: GPL-2.0-only
2 #include <linux/device.h>
5 #include <linux/percpu.h>
6 #include <linux/init.h>
7 #include <linux/sched.h>
8 #include <linux/export.h>
9 #include <linux/nodemask.h>
10 #include <linux/cpumask.h>
11 #include <linux/notifier.h>
13 #include <asm/current.h>
14 #include <asm/processor.h>
15 #include <asm/cputable.h>
16 #include <asm/hvcall.h>
18 #include <asm/machdep.h>
21 #include <asm/firmware.h>
25 #include "cacheinfo.h"
30 #include <asm/lppaca.h>
33 static DEFINE_PER_CPU(struct cpu
, cpu_devices
);
38 * Snooze delay has not been hooked up since 3fa8cad82b94 ("powerpc/pseries/cpuidle:
39 * smt-snooze-delay cleanup.") and has been broken even longer. As was foretold in
42 * "ppc64_util currently utilises it. Once we fix ppc64_util, propose to clean
43 * up the kernel code."
45 * powerpc-utils stopped using it as of 1.3.8. At some point in the future this
46 * code should be removed.
49 static ssize_t
store_smt_snooze_delay(struct device
*dev
,
50 struct device_attribute
*attr
,
54 pr_warn_once("%s (%d) stored to unsupported smt_snooze_delay, which has no effect.\n",
55 current
->comm
, current
->pid
);
59 static ssize_t
show_smt_snooze_delay(struct device
*dev
,
60 struct device_attribute
*attr
,
63 pr_warn_once("%s (%d) read from unsupported smt_snooze_delay\n",
64 current
->comm
, current
->pid
);
65 return sprintf(buf
, "100\n");
68 static DEVICE_ATTR(smt_snooze_delay
, 0644, show_smt_snooze_delay
,
69 store_smt_snooze_delay
);
71 static int __init
setup_smt_snooze_delay(char *str
)
73 if (!cpu_has_feature(CPU_FTR_SMT
))
76 pr_warn("smt-snooze-delay command line option has no effect\n");
79 __setup("smt-snooze-delay=", setup_smt_snooze_delay
);
81 #endif /* CONFIG_PPC64 */
83 #define __SYSFS_SPRSETUP_READ_WRITE(NAME, ADDRESS, EXTRA) \
84 static void read_##NAME(void *val) \
86 *(unsigned long *)val = mfspr(ADDRESS); \
88 static void write_##NAME(void *val) \
91 mtspr(ADDRESS, *(unsigned long *)val); \
94 #define __SYSFS_SPRSETUP_SHOW_STORE(NAME) \
95 static ssize_t show_##NAME(struct device *dev, \
96 struct device_attribute *attr, \
99 struct cpu *cpu = container_of(dev, struct cpu, dev); \
101 smp_call_function_single(cpu->dev.id, read_##NAME, &val, 1); \
102 return sprintf(buf, "%lx\n", val); \
104 static ssize_t __used \
105 store_##NAME(struct device *dev, struct device_attribute *attr, \
106 const char *buf, size_t count) \
108 struct cpu *cpu = container_of(dev, struct cpu, dev); \
110 int ret = sscanf(buf, "%lx", &val); \
113 smp_call_function_single(cpu->dev.id, write_##NAME, &val, 1); \
117 #define SYSFS_PMCSETUP(NAME, ADDRESS) \
118 __SYSFS_SPRSETUP_READ_WRITE(NAME, ADDRESS, ppc_enable_pmcs()) \
119 __SYSFS_SPRSETUP_SHOW_STORE(NAME)
120 #define SYSFS_SPRSETUP(NAME, ADDRESS) \
121 __SYSFS_SPRSETUP_READ_WRITE(NAME, ADDRESS, ) \
122 __SYSFS_SPRSETUP_SHOW_STORE(NAME)
124 #define SYSFS_SPRSETUP_SHOW_STORE(NAME) \
125 __SYSFS_SPRSETUP_SHOW_STORE(NAME)
130 * This is the system wide DSCR register default value. Any
131 * change to this default value through the sysfs interface
132 * will update all per cpu DSCR default values across the
133 * system stored in their respective PACA structures.
135 static unsigned long dscr_default
;
138 * read_dscr() - Fetch the cpu specific DSCR default
139 * @val: Returned cpu specific DSCR default value
141 * This function returns the per cpu DSCR default value
142 * for any cpu which is contained in it's PACA structure.
144 static void read_dscr(void *val
)
146 *(unsigned long *)val
= get_paca()->dscr_default
;
151 * write_dscr() - Update the cpu specific DSCR default
152 * @val: New cpu specific DSCR default value to update
154 * This function updates the per cpu DSCR default value
155 * for any cpu which is contained in it's PACA structure.
157 static void write_dscr(void *val
)
159 get_paca()->dscr_default
= *(unsigned long *)val
;
160 if (!current
->thread
.dscr_inherit
) {
161 current
->thread
.dscr
= *(unsigned long *)val
;
162 mtspr(SPRN_DSCR
, *(unsigned long *)val
);
166 SYSFS_SPRSETUP_SHOW_STORE(dscr
);
167 static DEVICE_ATTR(dscr
, 0600, show_dscr
, store_dscr
);
169 static void add_write_permission_dev_attr(struct device_attribute
*attr
)
171 attr
->attr
.mode
|= 0200;
175 * show_dscr_default() - Fetch the system wide DSCR default
176 * @dev: Device structure
177 * @attr: Device attribute structure
178 * @buf: Interface buffer
180 * This function returns the system wide DSCR default value.
182 static ssize_t
show_dscr_default(struct device
*dev
,
183 struct device_attribute
*attr
, char *buf
)
185 return sprintf(buf
, "%lx\n", dscr_default
);
189 * store_dscr_default() - Update the system wide DSCR default
190 * @dev: Device structure
191 * @attr: Device attribute structure
192 * @buf: Interface buffer
193 * @count: Size of the update
195 * This function updates the system wide DSCR default value.
197 static ssize_t __used
store_dscr_default(struct device
*dev
,
198 struct device_attribute
*attr
, const char *buf
,
204 ret
= sscanf(buf
, "%lx", &val
);
209 on_each_cpu(write_dscr
, &val
, 1);
214 static DEVICE_ATTR(dscr_default
, 0600,
215 show_dscr_default
, store_dscr_default
);
217 static void sysfs_create_dscr_default(void)
219 if (cpu_has_feature(CPU_FTR_DSCR
)) {
222 dscr_default
= spr_default_dscr
;
223 for_each_possible_cpu(cpu
)
224 paca_ptrs
[cpu
]->dscr_default
= dscr_default
;
226 device_create_file(cpu_subsys
.dev_root
, &dev_attr_dscr_default
);
229 #endif /* CONFIG_PPC64 */
231 #ifdef CONFIG_PPC_FSL_BOOK3E
235 static u64 altivec_idle_wt
;
237 static unsigned int get_idle_ticks_bit(u64 ns
)
242 cycle
= div_u64(ns
+ 500, 1000) * tb_ticks_per_usec
;
244 cycle
= div_u64(ns
* tb_ticks_per_usec
, 1000);
252 static void do_show_pwrmgtcr0(void *val
)
256 *value
= mfspr(SPRN_PWRMGTCR0
);
259 static ssize_t
show_pw20_state(struct device
*dev
,
260 struct device_attribute
*attr
, char *buf
)
263 unsigned int cpu
= dev
->id
;
265 smp_call_function_single(cpu
, do_show_pwrmgtcr0
, &value
, 1);
267 value
&= PWRMGTCR0_PW20_WAIT
;
269 return sprintf(buf
, "%u\n", value
? 1 : 0);
272 static void do_store_pw20_state(void *val
)
277 pw20_state
= mfspr(SPRN_PWRMGTCR0
);
280 pw20_state
|= PWRMGTCR0_PW20_WAIT
;
282 pw20_state
&= ~PWRMGTCR0_PW20_WAIT
;
284 mtspr(SPRN_PWRMGTCR0
, pw20_state
);
287 static ssize_t
store_pw20_state(struct device
*dev
,
288 struct device_attribute
*attr
,
289 const char *buf
, size_t count
)
292 unsigned int cpu
= dev
->id
;
294 if (kstrtou32(buf
, 0, &value
))
300 smp_call_function_single(cpu
, do_store_pw20_state
, &value
, 1);
305 static ssize_t
show_pw20_wait_time(struct device
*dev
,
306 struct device_attribute
*attr
, char *buf
)
312 unsigned int cpu
= dev
->id
;
315 smp_call_function_single(cpu
, do_show_pwrmgtcr0
, &value
, 1);
316 value
= (value
& PWRMGTCR0_PW20_ENT
) >>
317 PWRMGTCR0_PW20_ENT_SHIFT
;
319 tb_cycle
= (tb_cycle
<< (MAX_BIT
- value
+ 1));
320 /* convert ms to ns */
321 if (tb_ticks_per_usec
> 1000) {
322 time
= div_u64(tb_cycle
, tb_ticks_per_usec
/ 1000);
326 time
= div_u64_rem(tb_cycle
, tb_ticks_per_usec
,
328 time
= time
* 1000 + rem_us
* 1000 / tb_ticks_per_usec
;
334 return sprintf(buf
, "%llu\n", time
> 0 ? time
: 0);
337 static void set_pw20_wait_entry_bit(void *val
)
342 pw20_idle
= mfspr(SPRN_PWRMGTCR0
);
344 /* Set Automatic PW20 Core Idle Count */
346 pw20_idle
&= ~PWRMGTCR0_PW20_ENT
;
349 pw20_idle
|= ((MAX_BIT
- *value
) << PWRMGTCR0_PW20_ENT_SHIFT
);
351 mtspr(SPRN_PWRMGTCR0
, pw20_idle
);
354 static ssize_t
store_pw20_wait_time(struct device
*dev
,
355 struct device_attribute
*attr
,
356 const char *buf
, size_t count
)
361 unsigned int cpu
= dev
->id
;
363 if (kstrtou64(buf
, 0, &value
))
369 entry_bit
= get_idle_ticks_bit(value
);
370 if (entry_bit
> MAX_BIT
)
375 smp_call_function_single(cpu
, set_pw20_wait_entry_bit
,
381 static ssize_t
show_altivec_idle(struct device
*dev
,
382 struct device_attribute
*attr
, char *buf
)
385 unsigned int cpu
= dev
->id
;
387 smp_call_function_single(cpu
, do_show_pwrmgtcr0
, &value
, 1);
389 value
&= PWRMGTCR0_AV_IDLE_PD_EN
;
391 return sprintf(buf
, "%u\n", value
? 1 : 0);
394 static void do_store_altivec_idle(void *val
)
399 altivec_idle
= mfspr(SPRN_PWRMGTCR0
);
402 altivec_idle
|= PWRMGTCR0_AV_IDLE_PD_EN
;
404 altivec_idle
&= ~PWRMGTCR0_AV_IDLE_PD_EN
;
406 mtspr(SPRN_PWRMGTCR0
, altivec_idle
);
409 static ssize_t
store_altivec_idle(struct device
*dev
,
410 struct device_attribute
*attr
,
411 const char *buf
, size_t count
)
414 unsigned int cpu
= dev
->id
;
416 if (kstrtou32(buf
, 0, &value
))
422 smp_call_function_single(cpu
, do_store_altivec_idle
, &value
, 1);
427 static ssize_t
show_altivec_idle_wait_time(struct device
*dev
,
428 struct device_attribute
*attr
, char *buf
)
434 unsigned int cpu
= dev
->id
;
436 if (!altivec_idle_wt
) {
437 smp_call_function_single(cpu
, do_show_pwrmgtcr0
, &value
, 1);
438 value
= (value
& PWRMGTCR0_AV_IDLE_CNT
) >>
439 PWRMGTCR0_AV_IDLE_CNT_SHIFT
;
441 tb_cycle
= (tb_cycle
<< (MAX_BIT
- value
+ 1));
442 /* convert ms to ns */
443 if (tb_ticks_per_usec
> 1000) {
444 time
= div_u64(tb_cycle
, tb_ticks_per_usec
/ 1000);
448 time
= div_u64_rem(tb_cycle
, tb_ticks_per_usec
,
450 time
= time
* 1000 + rem_us
* 1000 / tb_ticks_per_usec
;
453 time
= altivec_idle_wt
;
456 return sprintf(buf
, "%llu\n", time
> 0 ? time
: 0);
459 static void set_altivec_idle_wait_entry_bit(void *val
)
464 altivec_idle
= mfspr(SPRN_PWRMGTCR0
);
466 /* Set Automatic AltiVec Idle Count */
468 altivec_idle
&= ~PWRMGTCR0_AV_IDLE_CNT
;
471 altivec_idle
|= ((MAX_BIT
- *value
) << PWRMGTCR0_AV_IDLE_CNT_SHIFT
);
473 mtspr(SPRN_PWRMGTCR0
, altivec_idle
);
476 static ssize_t
store_altivec_idle_wait_time(struct device
*dev
,
477 struct device_attribute
*attr
,
478 const char *buf
, size_t count
)
483 unsigned int cpu
= dev
->id
;
485 if (kstrtou64(buf
, 0, &value
))
491 entry_bit
= get_idle_ticks_bit(value
);
492 if (entry_bit
> MAX_BIT
)
495 altivec_idle_wt
= value
;
497 smp_call_function_single(cpu
, set_altivec_idle_wait_entry_bit
,
504 * Enable/Disable interface:
505 * 0, disable. 1, enable.
507 static DEVICE_ATTR(pw20_state
, 0600, show_pw20_state
, store_pw20_state
);
508 static DEVICE_ATTR(altivec_idle
, 0600, show_altivec_idle
, store_altivec_idle
);
511 * Set wait time interface:(Nanosecond)
512 * Example: Base on TBfreq is 41MHZ.
516 * 196~390(ns): TB[60]
517 * 391~780(ns): TB[59]
518 * 781~1560(ns): TB[58]
521 static DEVICE_ATTR(pw20_wait_time
, 0600,
523 store_pw20_wait_time
);
524 static DEVICE_ATTR(altivec_idle_wait_time
, 0600,
525 show_altivec_idle_wait_time
,
526 store_altivec_idle_wait_time
);
530 * Enabling PMCs will slow partition context switch times so we only do
531 * it the first time we write to the PMCs.
534 static DEFINE_PER_CPU(char, pmcs_enabled
);
536 void ppc_enable_pmcs(void)
538 ppc_set_pmu_inuse(1);
540 /* Only need to enable them once */
541 if (__this_cpu_read(pmcs_enabled
))
544 __this_cpu_write(pmcs_enabled
, 1);
546 if (ppc_md
.enable_pmcs
)
547 ppc_md
.enable_pmcs();
549 EXPORT_SYMBOL(ppc_enable_pmcs
);
553 /* Let's define all possible registers, we'll only hook up the ones
554 * that are implemented on the current processor
557 #ifdef CONFIG_PMU_SYSFS
558 #if defined(CONFIG_PPC64) || defined(CONFIG_PPC_BOOK3S_32)
559 #define HAS_PPC_PMC_CLASSIC 1
560 #define HAS_PPC_PMC_IBM 1
564 #define HAS_PPC_PMC_PA6T 1
565 #define HAS_PPC_PMC56 1
568 #ifdef CONFIG_PPC_BOOK3S_32
569 #define HAS_PPC_PMC_G4 1
571 #endif /* CONFIG_PMU_SYSFS */
573 #if defined(CONFIG_PPC64) && defined(CONFIG_DEBUG_MISC)
577 * SPRs which are not related to PMU.
580 SYSFS_SPRSETUP(purr
, SPRN_PURR
);
581 SYSFS_SPRSETUP(spurr
, SPRN_SPURR
);
582 SYSFS_SPRSETUP(pir
, SPRN_PIR
);
583 SYSFS_SPRSETUP(tscr
, SPRN_TSCR
);
586 Lets only enable read for phyp resources and
587 enable write when needed with a separate function.
588 Lets be conservative and default to pseries.
590 static DEVICE_ATTR(spurr
, 0400, show_spurr
, NULL
);
591 static DEVICE_ATTR(purr
, 0400, show_purr
, store_purr
);
592 static DEVICE_ATTR(pir
, 0400, show_pir
, NULL
);
593 static DEVICE_ATTR(tscr
, 0600, show_tscr
, store_tscr
);
594 #endif /* CONFIG_PPC64 */
596 #ifdef HAS_PPC_PMC_CLASSIC
597 SYSFS_PMCSETUP(mmcr0
, SPRN_MMCR0
);
598 SYSFS_PMCSETUP(mmcr1
, SPRN_MMCR1
);
599 SYSFS_PMCSETUP(pmc1
, SPRN_PMC1
);
600 SYSFS_PMCSETUP(pmc2
, SPRN_PMC2
);
601 SYSFS_PMCSETUP(pmc3
, SPRN_PMC3
);
602 SYSFS_PMCSETUP(pmc4
, SPRN_PMC4
);
603 SYSFS_PMCSETUP(pmc5
, SPRN_PMC5
);
604 SYSFS_PMCSETUP(pmc6
, SPRN_PMC6
);
607 #ifdef HAS_PPC_PMC_G4
608 SYSFS_PMCSETUP(mmcr2
, SPRN_MMCR2
);
612 SYSFS_PMCSETUP(pmc7
, SPRN_PMC7
);
613 SYSFS_PMCSETUP(pmc8
, SPRN_PMC8
);
615 SYSFS_PMCSETUP(mmcra
, SPRN_MMCRA
);
616 SYSFS_PMCSETUP(mmcr3
, SPRN_MMCR3
);
618 static DEVICE_ATTR(mmcra
, 0600, show_mmcra
, store_mmcra
);
619 static DEVICE_ATTR(mmcr3
, 0600, show_mmcr3
, store_mmcr3
);
620 #endif /* HAS_PPC_PMC56 */
625 #ifdef HAS_PPC_PMC_PA6T
626 SYSFS_PMCSETUP(pa6t_pmc0
, SPRN_PA6T_PMC0
);
627 SYSFS_PMCSETUP(pa6t_pmc1
, SPRN_PA6T_PMC1
);
628 SYSFS_PMCSETUP(pa6t_pmc2
, SPRN_PA6T_PMC2
);
629 SYSFS_PMCSETUP(pa6t_pmc3
, SPRN_PA6T_PMC3
);
630 SYSFS_PMCSETUP(pa6t_pmc4
, SPRN_PA6T_PMC4
);
631 SYSFS_PMCSETUP(pa6t_pmc5
, SPRN_PA6T_PMC5
);
635 SYSFS_SPRSETUP(hid0
, SPRN_HID0
);
636 SYSFS_SPRSETUP(hid1
, SPRN_HID1
);
637 SYSFS_SPRSETUP(hid4
, SPRN_HID4
);
638 SYSFS_SPRSETUP(hid5
, SPRN_HID5
);
639 SYSFS_SPRSETUP(ima0
, SPRN_PA6T_IMA0
);
640 SYSFS_SPRSETUP(ima1
, SPRN_PA6T_IMA1
);
641 SYSFS_SPRSETUP(ima2
, SPRN_PA6T_IMA2
);
642 SYSFS_SPRSETUP(ima3
, SPRN_PA6T_IMA3
);
643 SYSFS_SPRSETUP(ima4
, SPRN_PA6T_IMA4
);
644 SYSFS_SPRSETUP(ima5
, SPRN_PA6T_IMA5
);
645 SYSFS_SPRSETUP(ima6
, SPRN_PA6T_IMA6
);
646 SYSFS_SPRSETUP(ima7
, SPRN_PA6T_IMA7
);
647 SYSFS_SPRSETUP(ima8
, SPRN_PA6T_IMA8
);
648 SYSFS_SPRSETUP(ima9
, SPRN_PA6T_IMA9
);
649 SYSFS_SPRSETUP(imaat
, SPRN_PA6T_IMAAT
);
650 SYSFS_SPRSETUP(btcr
, SPRN_PA6T_BTCR
);
651 SYSFS_SPRSETUP(pccr
, SPRN_PA6T_PCCR
);
652 SYSFS_SPRSETUP(rpccr
, SPRN_PA6T_RPCCR
);
653 SYSFS_SPRSETUP(der
, SPRN_PA6T_DER
);
654 SYSFS_SPRSETUP(mer
, SPRN_PA6T_MER
);
655 SYSFS_SPRSETUP(ber
, SPRN_PA6T_BER
);
656 SYSFS_SPRSETUP(ier
, SPRN_PA6T_IER
);
657 SYSFS_SPRSETUP(sier
, SPRN_PA6T_SIER
);
658 SYSFS_SPRSETUP(siar
, SPRN_PA6T_SIAR
);
659 SYSFS_SPRSETUP(tsr0
, SPRN_PA6T_TSR0
);
660 SYSFS_SPRSETUP(tsr1
, SPRN_PA6T_TSR1
);
661 SYSFS_SPRSETUP(tsr2
, SPRN_PA6T_TSR2
);
662 SYSFS_SPRSETUP(tsr3
, SPRN_PA6T_TSR3
);
663 #endif /* HAS_PPC_PA6T */
665 #ifdef HAS_PPC_PMC_IBM
666 static struct device_attribute ibm_common_attrs
[] = {
667 __ATTR(mmcr0
, 0600, show_mmcr0
, store_mmcr0
),
668 __ATTR(mmcr1
, 0600, show_mmcr1
, store_mmcr1
),
670 #endif /* HAS_PPC_PMC_IBM */
672 #ifdef HAS_PPC_PMC_G4
673 static struct device_attribute g4_common_attrs
[] = {
674 __ATTR(mmcr0
, 0600, show_mmcr0
, store_mmcr0
),
675 __ATTR(mmcr1
, 0600, show_mmcr1
, store_mmcr1
),
676 __ATTR(mmcr2
, 0600, show_mmcr2
, store_mmcr2
),
678 #endif /* HAS_PPC_PMC_G4 */
680 #ifdef HAS_PPC_PMC_CLASSIC
681 static struct device_attribute classic_pmc_attrs
[] = {
682 __ATTR(pmc1
, 0600, show_pmc1
, store_pmc1
),
683 __ATTR(pmc2
, 0600, show_pmc2
, store_pmc2
),
684 __ATTR(pmc3
, 0600, show_pmc3
, store_pmc3
),
685 __ATTR(pmc4
, 0600, show_pmc4
, store_pmc4
),
686 __ATTR(pmc5
, 0600, show_pmc5
, store_pmc5
),
687 __ATTR(pmc6
, 0600, show_pmc6
, store_pmc6
),
689 __ATTR(pmc7
, 0600, show_pmc7
, store_pmc7
),
690 __ATTR(pmc8
, 0600, show_pmc8
, store_pmc8
),
695 #if defined(HAS_PPC_PMC_PA6T) || defined(HAS_PPC_PA6T)
696 static struct device_attribute pa6t_attrs
[] = {
697 #ifdef HAS_PPC_PMC_PA6T
698 __ATTR(mmcr0
, 0600, show_mmcr0
, store_mmcr0
),
699 __ATTR(mmcr1
, 0600, show_mmcr1
, store_mmcr1
),
700 __ATTR(pmc0
, 0600, show_pa6t_pmc0
, store_pa6t_pmc0
),
701 __ATTR(pmc1
, 0600, show_pa6t_pmc1
, store_pa6t_pmc1
),
702 __ATTR(pmc2
, 0600, show_pa6t_pmc2
, store_pa6t_pmc2
),
703 __ATTR(pmc3
, 0600, show_pa6t_pmc3
, store_pa6t_pmc3
),
704 __ATTR(pmc4
, 0600, show_pa6t_pmc4
, store_pa6t_pmc4
),
705 __ATTR(pmc5
, 0600, show_pa6t_pmc5
, store_pa6t_pmc5
),
708 __ATTR(hid0
, 0600, show_hid0
, store_hid0
),
709 __ATTR(hid1
, 0600, show_hid1
, store_hid1
),
710 __ATTR(hid4
, 0600, show_hid4
, store_hid4
),
711 __ATTR(hid5
, 0600, show_hid5
, store_hid5
),
712 __ATTR(ima0
, 0600, show_ima0
, store_ima0
),
713 __ATTR(ima1
, 0600, show_ima1
, store_ima1
),
714 __ATTR(ima2
, 0600, show_ima2
, store_ima2
),
715 __ATTR(ima3
, 0600, show_ima3
, store_ima3
),
716 __ATTR(ima4
, 0600, show_ima4
, store_ima4
),
717 __ATTR(ima5
, 0600, show_ima5
, store_ima5
),
718 __ATTR(ima6
, 0600, show_ima6
, store_ima6
),
719 __ATTR(ima7
, 0600, show_ima7
, store_ima7
),
720 __ATTR(ima8
, 0600, show_ima8
, store_ima8
),
721 __ATTR(ima9
, 0600, show_ima9
, store_ima9
),
722 __ATTR(imaat
, 0600, show_imaat
, store_imaat
),
723 __ATTR(btcr
, 0600, show_btcr
, store_btcr
),
724 __ATTR(pccr
, 0600, show_pccr
, store_pccr
),
725 __ATTR(rpccr
, 0600, show_rpccr
, store_rpccr
),
726 __ATTR(der
, 0600, show_der
, store_der
),
727 __ATTR(mer
, 0600, show_mer
, store_mer
),
728 __ATTR(ber
, 0600, show_ber
, store_ber
),
729 __ATTR(ier
, 0600, show_ier
, store_ier
),
730 __ATTR(sier
, 0600, show_sier
, store_sier
),
731 __ATTR(siar
, 0600, show_siar
, store_siar
),
732 __ATTR(tsr0
, 0600, show_tsr0
, store_tsr0
),
733 __ATTR(tsr1
, 0600, show_tsr1
, store_tsr1
),
734 __ATTR(tsr2
, 0600, show_tsr2
, store_tsr2
),
735 __ATTR(tsr3
, 0600, show_tsr3
, store_tsr3
),
736 #endif /* HAS_PPC_PA6T */
740 #ifdef CONFIG_PPC_SVM
741 static ssize_t
show_svm(struct device
*dev
, struct device_attribute
*attr
, char *buf
)
743 return sprintf(buf
, "%u\n", is_secure_guest());
745 static DEVICE_ATTR(svm
, 0444, show_svm
, NULL
);
747 static void create_svm_file(void)
749 device_create_file(cpu_subsys
.dev_root
, &dev_attr_svm
);
752 static void create_svm_file(void)
755 #endif /* CONFIG_PPC_SVM */
757 #ifdef CONFIG_PPC_PSERIES
758 static void read_idle_purr(void *val
)
762 *ret
= read_this_idle_purr();
765 static ssize_t
idle_purr_show(struct device
*dev
,
766 struct device_attribute
*attr
, char *buf
)
768 struct cpu
*cpu
= container_of(dev
, struct cpu
, dev
);
771 smp_call_function_single(cpu
->dev
.id
, read_idle_purr
, &val
, 1);
772 return sprintf(buf
, "%llx\n", val
);
774 static DEVICE_ATTR(idle_purr
, 0400, idle_purr_show
, NULL
);
776 static void create_idle_purr_file(struct device
*s
)
778 if (firmware_has_feature(FW_FEATURE_LPAR
))
779 device_create_file(s
, &dev_attr_idle_purr
);
782 static void remove_idle_purr_file(struct device
*s
)
784 if (firmware_has_feature(FW_FEATURE_LPAR
))
785 device_remove_file(s
, &dev_attr_idle_purr
);
788 static void read_idle_spurr(void *val
)
792 *ret
= read_this_idle_spurr();
795 static ssize_t
idle_spurr_show(struct device
*dev
,
796 struct device_attribute
*attr
, char *buf
)
798 struct cpu
*cpu
= container_of(dev
, struct cpu
, dev
);
801 smp_call_function_single(cpu
->dev
.id
, read_idle_spurr
, &val
, 1);
802 return sprintf(buf
, "%llx\n", val
);
804 static DEVICE_ATTR(idle_spurr
, 0400, idle_spurr_show
, NULL
);
806 static void create_idle_spurr_file(struct device
*s
)
808 if (firmware_has_feature(FW_FEATURE_LPAR
))
809 device_create_file(s
, &dev_attr_idle_spurr
);
812 static void remove_idle_spurr_file(struct device
*s
)
814 if (firmware_has_feature(FW_FEATURE_LPAR
))
815 device_remove_file(s
, &dev_attr_idle_spurr
);
818 #else /* CONFIG_PPC_PSERIES */
819 #define create_idle_purr_file(s)
820 #define remove_idle_purr_file(s)
821 #define create_idle_spurr_file(s)
822 #define remove_idle_spurr_file(s)
823 #endif /* CONFIG_PPC_PSERIES */
825 static int register_cpu_online(unsigned int cpu
)
827 struct cpu
*c
= &per_cpu(cpu_devices
, cpu
);
828 struct device
*s
= &c
->dev
;
829 struct device_attribute
*attrs
, *pmc_attrs
;
832 /* For cpus present at boot a reference was already grabbed in register_cpu() */
834 s
->of_node
= of_get_cpu_node(cpu
, NULL
);
837 if (cpu_has_feature(CPU_FTR_SMT
))
838 device_create_file(s
, &dev_attr_smt_snooze_delay
);
842 switch (cur_cpu_spec
->pmc_type
) {
843 #ifdef HAS_PPC_PMC_IBM
845 attrs
= ibm_common_attrs
;
846 nattrs
= sizeof(ibm_common_attrs
) / sizeof(struct device_attribute
);
847 pmc_attrs
= classic_pmc_attrs
;
849 #endif /* HAS_PPC_PMC_IBM */
850 #ifdef HAS_PPC_PMC_G4
852 attrs
= g4_common_attrs
;
853 nattrs
= sizeof(g4_common_attrs
) / sizeof(struct device_attribute
);
854 pmc_attrs
= classic_pmc_attrs
;
856 #endif /* HAS_PPC_PMC_G4 */
857 #if defined(HAS_PPC_PMC_PA6T) || defined(HAS_PPC_PA6T)
859 /* PA Semi starts counting at PMC0 */
861 nattrs
= sizeof(pa6t_attrs
) / sizeof(struct device_attribute
);
871 for (i
= 0; i
< nattrs
; i
++)
872 device_create_file(s
, &attrs
[i
]);
875 for (i
= 0; i
< cur_cpu_spec
->num_pmcs
; i
++)
876 device_create_file(s
, &pmc_attrs
[i
]);
879 #ifdef CONFIG_PMU_SYSFS
880 if (cpu_has_feature(CPU_FTR_MMCRA
))
881 device_create_file(s
, &dev_attr_mmcra
);
883 if (cpu_has_feature(CPU_FTR_ARCH_31
))
884 device_create_file(s
, &dev_attr_mmcr3
);
885 #endif /* CONFIG_PMU_SYSFS */
887 if (cpu_has_feature(CPU_FTR_PURR
)) {
888 if (!firmware_has_feature(FW_FEATURE_LPAR
))
889 add_write_permission_dev_attr(&dev_attr_purr
);
890 device_create_file(s
, &dev_attr_purr
);
891 create_idle_purr_file(s
);
894 if (cpu_has_feature(CPU_FTR_SPURR
)) {
895 device_create_file(s
, &dev_attr_spurr
);
896 create_idle_spurr_file(s
);
899 if (cpu_has_feature(CPU_FTR_DSCR
))
900 device_create_file(s
, &dev_attr_dscr
);
902 if (cpu_has_feature(CPU_FTR_PPCAS_ARCH_V2
))
903 device_create_file(s
, &dev_attr_pir
);
905 if (cpu_has_feature(CPU_FTR_ARCH_206
) &&
906 !firmware_has_feature(FW_FEATURE_LPAR
))
907 device_create_file(s
, &dev_attr_tscr
);
908 #endif /* CONFIG_PPC64 */
910 #ifdef CONFIG_PPC_FSL_BOOK3E
911 if (PVR_VER(cur_cpu_spec
->pvr_value
) == PVR_VER_E6500
) {
912 device_create_file(s
, &dev_attr_pw20_state
);
913 device_create_file(s
, &dev_attr_pw20_wait_time
);
915 device_create_file(s
, &dev_attr_altivec_idle
);
916 device_create_file(s
, &dev_attr_altivec_idle_wait_time
);
919 cacheinfo_cpu_online(cpu
);
923 #ifdef CONFIG_HOTPLUG_CPU
924 static int unregister_cpu_online(unsigned int cpu
)
926 struct cpu
*c
= &per_cpu(cpu_devices
, cpu
);
927 struct device
*s
= &c
->dev
;
928 struct device_attribute
*attrs
, *pmc_attrs
;
931 BUG_ON(!c
->hotpluggable
);
934 if (cpu_has_feature(CPU_FTR_SMT
))
935 device_remove_file(s
, &dev_attr_smt_snooze_delay
);
939 switch (cur_cpu_spec
->pmc_type
) {
940 #ifdef HAS_PPC_PMC_IBM
942 attrs
= ibm_common_attrs
;
943 nattrs
= sizeof(ibm_common_attrs
) / sizeof(struct device_attribute
);
944 pmc_attrs
= classic_pmc_attrs
;
946 #endif /* HAS_PPC_PMC_IBM */
947 #ifdef HAS_PPC_PMC_G4
949 attrs
= g4_common_attrs
;
950 nattrs
= sizeof(g4_common_attrs
) / sizeof(struct device_attribute
);
951 pmc_attrs
= classic_pmc_attrs
;
953 #endif /* HAS_PPC_PMC_G4 */
954 #if defined(HAS_PPC_PMC_PA6T) || defined(HAS_PPC_PA6T)
956 /* PA Semi starts counting at PMC0 */
958 nattrs
= sizeof(pa6t_attrs
) / sizeof(struct device_attribute
);
968 for (i
= 0; i
< nattrs
; i
++)
969 device_remove_file(s
, &attrs
[i
]);
972 for (i
= 0; i
< cur_cpu_spec
->num_pmcs
; i
++)
973 device_remove_file(s
, &pmc_attrs
[i
]);
976 #ifdef CONFIG_PMU_SYSFS
977 if (cpu_has_feature(CPU_FTR_MMCRA
))
978 device_remove_file(s
, &dev_attr_mmcra
);
980 if (cpu_has_feature(CPU_FTR_ARCH_31
))
981 device_remove_file(s
, &dev_attr_mmcr3
);
982 #endif /* CONFIG_PMU_SYSFS */
984 if (cpu_has_feature(CPU_FTR_PURR
)) {
985 device_remove_file(s
, &dev_attr_purr
);
986 remove_idle_purr_file(s
);
989 if (cpu_has_feature(CPU_FTR_SPURR
)) {
990 device_remove_file(s
, &dev_attr_spurr
);
991 remove_idle_spurr_file(s
);
994 if (cpu_has_feature(CPU_FTR_DSCR
))
995 device_remove_file(s
, &dev_attr_dscr
);
997 if (cpu_has_feature(CPU_FTR_PPCAS_ARCH_V2
))
998 device_remove_file(s
, &dev_attr_pir
);
1000 if (cpu_has_feature(CPU_FTR_ARCH_206
) &&
1001 !firmware_has_feature(FW_FEATURE_LPAR
))
1002 device_remove_file(s
, &dev_attr_tscr
);
1003 #endif /* CONFIG_PPC64 */
1005 #ifdef CONFIG_PPC_FSL_BOOK3E
1006 if (PVR_VER(cur_cpu_spec
->pvr_value
) == PVR_VER_E6500
) {
1007 device_remove_file(s
, &dev_attr_pw20_state
);
1008 device_remove_file(s
, &dev_attr_pw20_wait_time
);
1010 device_remove_file(s
, &dev_attr_altivec_idle
);
1011 device_remove_file(s
, &dev_attr_altivec_idle_wait_time
);
1014 cacheinfo_cpu_offline(cpu
);
1015 of_node_put(s
->of_node
);
1019 #else /* !CONFIG_HOTPLUG_CPU */
1020 #define unregister_cpu_online NULL
1023 #ifdef CONFIG_ARCH_CPU_PROBE_RELEASE
1024 ssize_t
arch_cpu_probe(const char *buf
, size_t count
)
1026 if (ppc_md
.cpu_probe
)
1027 return ppc_md
.cpu_probe(buf
, count
);
1032 ssize_t
arch_cpu_release(const char *buf
, size_t count
)
1034 if (ppc_md
.cpu_release
)
1035 return ppc_md
.cpu_release(buf
, count
);
1039 #endif /* CONFIG_ARCH_CPU_PROBE_RELEASE */
1041 static DEFINE_MUTEX(cpu_mutex
);
1043 int cpu_add_dev_attr(struct device_attribute
*attr
)
1047 mutex_lock(&cpu_mutex
);
1049 for_each_possible_cpu(cpu
) {
1050 device_create_file(get_cpu_device(cpu
), attr
);
1053 mutex_unlock(&cpu_mutex
);
1056 EXPORT_SYMBOL_GPL(cpu_add_dev_attr
);
1058 int cpu_add_dev_attr_group(struct attribute_group
*attrs
)
1064 mutex_lock(&cpu_mutex
);
1066 for_each_possible_cpu(cpu
) {
1067 dev
= get_cpu_device(cpu
);
1068 ret
= sysfs_create_group(&dev
->kobj
, attrs
);
1072 mutex_unlock(&cpu_mutex
);
1075 EXPORT_SYMBOL_GPL(cpu_add_dev_attr_group
);
1078 void cpu_remove_dev_attr(struct device_attribute
*attr
)
1082 mutex_lock(&cpu_mutex
);
1084 for_each_possible_cpu(cpu
) {
1085 device_remove_file(get_cpu_device(cpu
), attr
);
1088 mutex_unlock(&cpu_mutex
);
1090 EXPORT_SYMBOL_GPL(cpu_remove_dev_attr
);
1092 void cpu_remove_dev_attr_group(struct attribute_group
*attrs
)
1097 mutex_lock(&cpu_mutex
);
1099 for_each_possible_cpu(cpu
) {
1100 dev
= get_cpu_device(cpu
);
1101 sysfs_remove_group(&dev
->kobj
, attrs
);
1104 mutex_unlock(&cpu_mutex
);
1106 EXPORT_SYMBOL_GPL(cpu_remove_dev_attr_group
);
1112 static void register_nodes(void)
1116 for (i
= 0; i
< MAX_NUMNODES
; i
++)
1117 register_one_node(i
);
1120 int sysfs_add_device_to_node(struct device
*dev
, int nid
)
1122 struct node
*node
= node_devices
[nid
];
1123 return sysfs_create_link(&node
->dev
.kobj
, &dev
->kobj
,
1124 kobject_name(&dev
->kobj
));
1126 EXPORT_SYMBOL_GPL(sysfs_add_device_to_node
);
1128 void sysfs_remove_device_from_node(struct device
*dev
, int nid
)
1130 struct node
*node
= node_devices
[nid
];
1131 sysfs_remove_link(&node
->dev
.kobj
, kobject_name(&dev
->kobj
));
1133 EXPORT_SYMBOL_GPL(sysfs_remove_device_from_node
);
1136 static void register_nodes(void)
1143 /* Only valid if CPU is present. */
1144 static ssize_t
show_physical_id(struct device
*dev
,
1145 struct device_attribute
*attr
, char *buf
)
1147 struct cpu
*cpu
= container_of(dev
, struct cpu
, dev
);
1149 return sprintf(buf
, "%d\n", get_hard_smp_processor_id(cpu
->dev
.id
));
1151 static DEVICE_ATTR(physical_id
, 0444, show_physical_id
, NULL
);
1153 static int __init
topology_init(void)
1159 for_each_possible_cpu(cpu
) {
1160 struct cpu
*c
= &per_cpu(cpu_devices
, cpu
);
1162 #ifdef CONFIG_HOTPLUG_CPU
1164 * For now, we just see if the system supports making
1165 * the RTAS calls for CPU hotplug. But, there may be a
1166 * more comprehensive way to do this for an individual
1167 * CPU. For instance, the boot cpu might never be valid
1170 if (smp_ops
->cpu_offline_self
)
1171 c
->hotpluggable
= 1;
1174 if (cpu_online(cpu
) || c
->hotpluggable
) {
1175 register_cpu(c
, cpu
);
1177 device_create_file(&c
->dev
, &dev_attr_physical_id
);
1180 r
= cpuhp_setup_state(CPUHP_AP_ONLINE_DYN
, "powerpc/topology:online",
1181 register_cpu_online
, unregister_cpu_online
);
1184 sysfs_create_dscr_default();
1185 #endif /* CONFIG_PPC64 */
1191 subsys_initcall(topology_init
);