1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * IPIC private definitions and structure.
5 * Maintainer: Kumar Gala <galak@kernel.crashing.org>
7 * Copyright 2005 Freescale Semiconductor, Inc
14 #define NR_IPIC_INTS 128
17 #define IPIC_IRQ_EXT0 48
18 #define IPIC_IRQ_EXT1 17
19 #define IPIC_IRQ_EXT7 23
21 /* Default Priority Registers */
22 #define IPIC_PRIORITY_DEFAULT 0x05309770
24 /* System Global Interrupt Configuration Register */
25 #define SICFR_IPSA 0x00010000
26 #define SICFR_IPSB 0x00020000
27 #define SICFR_IPSC 0x00040000
28 #define SICFR_IPSD 0x00080000
29 #define SICFR_MPSA 0x00200000
30 #define SICFR_MPSB 0x00400000
32 /* System External Interrupt Mask Register */
33 #define SEMSR_SIRQ0 0x00008000
35 /* System Error Control Register */
36 #define SERCR_MCPR 0x00000001
39 volatile u32 __iomem
*regs
;
41 /* The remapper for this IPIC */
42 struct irq_domain
*irqhost
;
46 u8 ack
; /* pending register offset from base if the irq
47 supports ack operation */
48 u8 mask
; /* mask register offset from base */
49 u8 prio
; /* priority register offset from base */
50 u8 force
; /* force register offset from base */
51 u8 bit
; /* register bit position (as per doc)
52 bit mask = 1 << (31 - bit) */
53 u8 prio_mask
; /* priority mask value */
56 #endif /* __IPIC_H__ */