1 // SPDX-License-Identifier: GPL-2.0
3 * arch/sh/kernel/cpu/sh2a/clock-sh7203.c
5 * SH7203 support for the clock framework
7 * Copyright (C) 2007 Kieran Bingham (MPC-Data Ltd)
9 * Based on clock-sh7263.c
10 * Copyright (C) 2006 Yoshinori Sato
12 * Based on clock-sh4.c
13 * Copyright (C) 2005 Paul Mundt
15 #include <linux/init.h>
16 #include <linux/kernel.h>
17 #include <asm/clock.h>
21 static const int pll1rate
[]={8,12,16,0};
22 static const int pfc_divisors
[]={1,2,3,4,6,8,12};
23 #define ifc_divisors pfc_divisors
25 static unsigned int pll2_mult
;
27 static void master_clk_init(struct clk
*clk
)
29 clk
->rate
*= pll1rate
[(__raw_readw(FREQCR
) >> 8) & 0x0003] * pll2_mult
;
32 static struct sh_clk_ops sh7203_master_clk_ops
= {
33 .init
= master_clk_init
,
36 static unsigned long module_clk_recalc(struct clk
*clk
)
38 int idx
= (__raw_readw(FREQCR
) & 0x0007);
39 return clk
->parent
->rate
/ pfc_divisors
[idx
];
42 static struct sh_clk_ops sh7203_module_clk_ops
= {
43 .recalc
= module_clk_recalc
,
46 static unsigned long bus_clk_recalc(struct clk
*clk
)
48 int idx
= (__raw_readw(FREQCR
) & 0x0007);
49 return clk
->parent
->rate
/ pfc_divisors
[idx
-2];
52 static struct sh_clk_ops sh7203_bus_clk_ops
= {
53 .recalc
= bus_clk_recalc
,
56 static struct sh_clk_ops sh7203_cpu_clk_ops
= {
57 .recalc
= followparent_recalc
,
60 static struct sh_clk_ops
*sh7203_clk_ops
[] = {
61 &sh7203_master_clk_ops
,
62 &sh7203_module_clk_ops
,
67 void __init
arch_init_clk_ops(struct sh_clk_ops
**ops
, int idx
)
69 if (test_mode_pin(MODE_PIN1
))
71 else if (test_mode_pin(MODE_PIN0
))
76 if (idx
< ARRAY_SIZE(sh7203_clk_ops
))
77 *ops
= sh7203_clk_ops
[idx
];