Linux 3.12.28
[linux/fpc-iii.git] / arch / blackfin / kernel / reboot.c
blobc4f50a328501867d179b094146098313b82cdb1e
1 /*
2 * arch/blackfin/kernel/reboot.c - handle shutdown/reboot
4 * Copyright 2004-2007 Analog Devices Inc.
6 * Licensed under the GPL-2 or later.
7 */
9 #include <linux/interrupt.h>
10 #include <asm/bfin-global.h>
11 #include <asm/reboot.h>
12 #include <asm/bfrom.h>
14 /* A system soft reset makes external memory unusable so force
15 * this function into L1. We use the compiler ssync here rather
16 * than SSYNC() because it's safe (no interrupts and such) and
17 * we save some L1. We do not need to force sanity in the SYSCR
18 * register as the BMODE selection bit is cleared by the soft
19 * reset while the Core B bit (on dual core parts) is cleared by
20 * the core reset.
22 __attribute__ ((__l1_text__, __noreturn__))
23 static void bfin_reset(void)
25 #ifndef CONFIG_BF60x
26 if (!ANOMALY_05000353 && !ANOMALY_05000386)
27 bfrom_SoftReset((void *)(L1_SCRATCH_START + L1_SCRATCH_LENGTH - 20));
29 /* Wait for completion of "system" events such as cache line
30 * line fills so that we avoid infinite stalls later on as
31 * much as possible. This code is in L1, so it won't trigger
32 * any such event after this point in time.
34 __builtin_bfin_ssync();
36 /* Initiate System software reset. */
37 bfin_write_SWRST(0x7);
39 /* Due to the way reset is handled in the hardware, we need
40 * to delay for 10 SCLKS. The only reliable way to do this is
41 * to calculate the CCLK/SCLK ratio and multiply 10. For now,
42 * we'll assume worse case which is a 1:15 ratio.
44 asm(
45 "LSETUP (1f, 1f) LC0 = %0\n"
46 "1: nop;"
48 : "a" (15 * 10)
49 : "LC0", "LB0", "LT0"
52 /* Clear System software reset */
53 bfin_write_SWRST(0);
55 /* The BF526 ROM will crash during reset */
56 #if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
57 /* Seems to be fixed with newer parts though ... */
58 if (__SILICON_REVISION__ < 1 && bfin_revid() < 1)
59 bfin_read_SWRST();
60 #endif
61 /* Wait for the SWRST write to complete. Cannot rely on SSYNC
62 * though as the System state is all reset now.
64 asm(
65 "LSETUP (1f, 1f) LC1 = %0\n"
66 "1: nop;"
68 : "a" (15 * 1)
69 : "LC1", "LB1", "LT1"
72 while (1)
73 /* Issue core reset */
74 asm("raise 1");
75 #else
76 while (1)
77 bfin_write_RCU0_CTL(0x1);
78 #endif
81 __attribute__((weak))
82 void native_machine_restart(char *cmd)
86 void machine_restart(char *cmd)
88 native_machine_restart(cmd);
89 if (smp_processor_id())
90 smp_call_function((void *)bfin_reset, 0, 1);
91 else
92 bfin_reset();
95 __attribute__((weak))
96 void native_machine_halt(void)
98 idle_with_irq_disabled();
101 void machine_halt(void)
103 native_machine_halt();
106 __attribute__((weak))
107 void native_machine_power_off(void)
109 idle_with_irq_disabled();
112 void machine_power_off(void)
114 native_machine_power_off();