2 * Low-Level PCI Access for i386 machines
4 * Copyright 1993, 1994 Drew Eckhardt
6 * (Unix and Linux consulting and custom programming)
10 * Drew's work was sponsored by:
11 * iX Multiuser Multitasking Magazine
15 * Copyright 1997--2000 Martin Mares <mj@ucw.cz>
17 * For more information, please consult the following manuals (look at
18 * http://www.pcisig.com/ for how to get them):
20 * PCI BIOS Specification
21 * PCI Local Bus Specification
22 * PCI to PCI Bridge Specification
23 * PCI System Design Guide
27 #include <linux/types.h>
28 #include <linux/kernel.h>
29 #include <linux/export.h>
30 #include <linux/pci.h>
31 #include <linux/init.h>
32 #include <linux/ioport.h>
33 #include <linux/errno.h>
34 #include <linux/bootmem.h>
38 #include <asm/pci_x86.h>
39 #include <asm/io_apic.h>
43 * This list of dynamic mappings is for temporarily maintaining
44 * original BIOS BAR addresses for possible reinstatement.
46 struct pcibios_fwaddrmap
{
47 struct list_head list
;
49 resource_size_t fw_addr
[DEVICE_COUNT_RESOURCE
];
52 static LIST_HEAD(pcibios_fwaddrmappings
);
53 static DEFINE_SPINLOCK(pcibios_fwaddrmap_lock
);
54 static bool pcibios_fw_addr_done
;
56 /* Must be called with 'pcibios_fwaddrmap_lock' lock held. */
57 static struct pcibios_fwaddrmap
*pcibios_fwaddrmap_lookup(struct pci_dev
*dev
)
59 struct pcibios_fwaddrmap
*map
;
61 WARN_ON_SMP(!spin_is_locked(&pcibios_fwaddrmap_lock
));
63 list_for_each_entry(map
, &pcibios_fwaddrmappings
, list
)
71 pcibios_save_fw_addr(struct pci_dev
*dev
, int idx
, resource_size_t fw_addr
)
74 struct pcibios_fwaddrmap
*map
;
76 if (pcibios_fw_addr_done
)
79 spin_lock_irqsave(&pcibios_fwaddrmap_lock
, flags
);
80 map
= pcibios_fwaddrmap_lookup(dev
);
82 spin_unlock_irqrestore(&pcibios_fwaddrmap_lock
, flags
);
83 map
= kzalloc(sizeof(*map
), GFP_KERNEL
);
87 map
->dev
= pci_dev_get(dev
);
88 map
->fw_addr
[idx
] = fw_addr
;
89 INIT_LIST_HEAD(&map
->list
);
91 spin_lock_irqsave(&pcibios_fwaddrmap_lock
, flags
);
92 list_add_tail(&map
->list
, &pcibios_fwaddrmappings
);
94 map
->fw_addr
[idx
] = fw_addr
;
95 spin_unlock_irqrestore(&pcibios_fwaddrmap_lock
, flags
);
98 resource_size_t
pcibios_retrieve_fw_addr(struct pci_dev
*dev
, int idx
)
101 struct pcibios_fwaddrmap
*map
;
102 resource_size_t fw_addr
= 0;
104 if (pcibios_fw_addr_done
)
107 spin_lock_irqsave(&pcibios_fwaddrmap_lock
, flags
);
108 map
= pcibios_fwaddrmap_lookup(dev
);
110 fw_addr
= map
->fw_addr
[idx
];
111 spin_unlock_irqrestore(&pcibios_fwaddrmap_lock
, flags
);
116 static void __init
pcibios_fw_addr_list_del(void)
119 struct pcibios_fwaddrmap
*entry
, *next
;
121 spin_lock_irqsave(&pcibios_fwaddrmap_lock
, flags
);
122 list_for_each_entry_safe(entry
, next
, &pcibios_fwaddrmappings
, list
) {
123 list_del(&entry
->list
);
124 pci_dev_put(entry
->dev
);
127 spin_unlock_irqrestore(&pcibios_fwaddrmap_lock
, flags
);
128 pcibios_fw_addr_done
= true;
132 skip_isa_ioresource_align(struct pci_dev
*dev
) {
134 if ((pci_probe
& PCI_CAN_SKIP_ISA_ALIGN
) &&
135 !(dev
->bus
->bridge_ctl
& PCI_BRIDGE_CTL_ISA
))
141 * We need to avoid collisions with `mirrored' VGA ports
142 * and other strange ISA hardware, so we always want the
143 * addresses to be allocated in the 0x000-0x0ff region
146 * Why? Because some silly external IO cards only decode
147 * the low 10 bits of the IO address. The 0x00-0xff region
148 * is reserved for motherboard devices that decode all 16
149 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
150 * but we want to try to avoid allocating at 0x2900-0x2bff
151 * which might have be mirrored at 0x0100-0x03ff..
154 pcibios_align_resource(void *data
, const struct resource
*res
,
155 resource_size_t size
, resource_size_t align
)
157 struct pci_dev
*dev
= data
;
158 resource_size_t start
= res
->start
;
160 if (res
->flags
& IORESOURCE_IO
) {
161 if (skip_isa_ioresource_align(dev
))
164 start
= (start
+ 0x3ff) & ~0x3ff;
165 } else if (res
->flags
& IORESOURCE_MEM
) {
166 /* The low 1MB range is reserved for ISA cards */
167 if (start
< BIOS_END
)
172 EXPORT_SYMBOL(pcibios_align_resource
);
175 * Handle resources of PCI devices. If the world were perfect, we could
176 * just allocate all the resource regions and do nothing more. It isn't.
177 * On the other hand, we cannot just re-allocate all devices, as it would
178 * require us to know lots of host bridge internals. So we attempt to
179 * keep as much of the original configuration as possible, but tweak it
180 * when it's found to be wrong.
182 * Known BIOS problems we have to work around:
183 * - I/O or memory regions not configured
184 * - regions configured, but not enabled in the command register
185 * - bogus I/O addresses above 64K used
186 * - expansion ROMs left enabled (this may sound harmless, but given
187 * the fact the PCI specs explicitly allow address decoders to be
188 * shared between expansion ROMs and other resource regions, it's
189 * at least dangerous)
190 * - bad resource sizes or overlaps with other regions
193 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
194 * This gives us fixed barriers on where we can allocate.
195 * (2) Allocate resources for all enabled devices. If there is
196 * a collision, just mark the resource as unallocated. Also
197 * disable expansion ROMs during this step.
198 * (3) Try to allocate resources for disabled devices. If the
199 * resources were assigned correctly, everything goes well,
200 * if they weren't, they won't disturb allocation of other
202 * (4) Assign new addresses to resources which were either
203 * not configured at all or misconfigured. If explicitly
204 * requested by the user, configure expansion ROM address
208 static void pcibios_allocate_bridge_resources(struct pci_dev
*dev
)
213 for (idx
= PCI_BRIDGE_RESOURCES
; idx
< PCI_NUM_RESOURCES
; idx
++) {
214 r
= &dev
->resource
[idx
];
217 if (r
->parent
) /* Already allocated */
219 if (!r
->start
|| pci_claim_resource(dev
, idx
) < 0) {
221 * Something is wrong with the region.
222 * Invalidate the resource to prevent
223 * child resource allocations in this
226 r
->start
= r
->end
= 0;
232 static void pcibios_allocate_bus_resources(struct pci_bus
*bus
)
234 struct pci_bus
*child
;
236 /* Depth-First Search on bus tree */
238 pcibios_allocate_bridge_resources(bus
->self
);
239 list_for_each_entry(child
, &bus
->children
, node
)
240 pcibios_allocate_bus_resources(child
);
243 struct pci_check_idx_range
{
248 static void pcibios_allocate_dev_resources(struct pci_dev
*dev
, int pass
)
250 int idx
, disabled
, i
;
254 struct pci_check_idx_range idx_range
[] = {
255 { PCI_STD_RESOURCES
, PCI_STD_RESOURCE_END
},
256 #ifdef CONFIG_PCI_IOV
257 { PCI_IOV_RESOURCES
, PCI_IOV_RESOURCE_END
},
261 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
262 for (i
= 0; i
< ARRAY_SIZE(idx_range
); i
++)
263 for (idx
= idx_range
[i
].start
; idx
<= idx_range
[i
].end
; idx
++) {
264 r
= &dev
->resource
[idx
];
265 if (r
->parent
) /* Already allocated */
267 if (!r
->start
) /* Address not assigned at all */
269 if (r
->flags
& IORESOURCE_IO
)
270 disabled
= !(command
& PCI_COMMAND_IO
);
272 disabled
= !(command
& PCI_COMMAND_MEMORY
);
273 if (pass
== disabled
) {
275 "BAR %d: reserving %pr (d=%d, p=%d)\n",
276 idx
, r
, disabled
, pass
);
277 if (pci_claim_resource(dev
, idx
) < 0) {
278 /* We'll assign a new address later */
279 pcibios_save_fw_addr(dev
,
287 r
= &dev
->resource
[PCI_ROM_RESOURCE
];
288 if (r
->flags
& IORESOURCE_ROM_ENABLE
) {
289 /* Turn the ROM off, leave the resource region,
290 * but keep it unregistered. */
292 dev_dbg(&dev
->dev
, "disabling ROM %pR\n", r
);
293 r
->flags
&= ~IORESOURCE_ROM_ENABLE
;
294 pci_read_config_dword(dev
, dev
->rom_base_reg
, ®
);
295 pci_write_config_dword(dev
, dev
->rom_base_reg
,
296 reg
& ~PCI_ROM_ADDRESS_ENABLE
);
301 static void pcibios_allocate_resources(struct pci_bus
*bus
, int pass
)
304 struct pci_bus
*child
;
306 list_for_each_entry(dev
, &bus
->devices
, bus_list
) {
307 pcibios_allocate_dev_resources(dev
, pass
);
309 child
= dev
->subordinate
;
311 pcibios_allocate_resources(child
, pass
);
315 static void pcibios_allocate_dev_rom_resource(struct pci_dev
*dev
)
320 * Try to use BIOS settings for ROMs, otherwise let
321 * pci_assign_unassigned_resources() allocate the new
324 r
= &dev
->resource
[PCI_ROM_RESOURCE
];
325 if (!r
->flags
|| !r
->start
)
327 if (r
->parent
) /* Already allocated */
330 if (pci_claim_resource(dev
, PCI_ROM_RESOURCE
) < 0) {
335 static void pcibios_allocate_rom_resources(struct pci_bus
*bus
)
338 struct pci_bus
*child
;
340 list_for_each_entry(dev
, &bus
->devices
, bus_list
) {
341 pcibios_allocate_dev_rom_resource(dev
);
343 child
= dev
->subordinate
;
345 pcibios_allocate_rom_resources(child
);
349 static int __init
pcibios_assign_resources(void)
353 if (!(pci_probe
& PCI_ASSIGN_ROMS
))
354 list_for_each_entry(bus
, &pci_root_buses
, node
)
355 pcibios_allocate_rom_resources(bus
);
357 pci_assign_unassigned_resources();
358 pcibios_fw_addr_list_del();
363 void pcibios_resource_survey_bus(struct pci_bus
*bus
)
365 dev_printk(KERN_DEBUG
, &bus
->dev
, "Allocating resources\n");
367 pcibios_allocate_bus_resources(bus
);
369 pcibios_allocate_resources(bus
, 0);
370 pcibios_allocate_resources(bus
, 1);
372 if (!(pci_probe
& PCI_ASSIGN_ROMS
))
373 pcibios_allocate_rom_resources(bus
);
376 void __init
pcibios_resource_survey(void)
380 DBG("PCI: Allocating resources\n");
382 list_for_each_entry(bus
, &pci_root_buses
, node
)
383 pcibios_allocate_bus_resources(bus
);
385 list_for_each_entry(bus
, &pci_root_buses
, node
)
386 pcibios_allocate_resources(bus
, 0);
387 list_for_each_entry(bus
, &pci_root_buses
, node
)
388 pcibios_allocate_resources(bus
, 1);
390 e820_reserve_resources_late();
392 * Insert the IO APIC resources after PCI initialization has
393 * occurred to handle IO APICS that are mapped in on a BAR in
394 * PCI space, but before trying to assign unassigned pci res.
396 ioapic_insert_resources();
400 * called in fs_initcall (one below subsys_initcall),
401 * give a chance for motherboard reserve resources
403 fs_initcall(pcibios_assign_resources
);
405 static const struct vm_operations_struct pci_mmap_ops
= {
406 .access
= generic_access_phys
,
409 int pci_mmap_page_range(struct pci_dev
*dev
, struct vm_area_struct
*vma
,
410 enum pci_mmap_state mmap_state
, int write_combine
)
414 /* I/O space cannot be accessed via normal processor loads and
415 * stores on this platform.
417 if (mmap_state
== pci_mmap_io
)
420 prot
= pgprot_val(vma
->vm_page_prot
);
423 * Return error if pat is not enabled and write_combine is requested.
424 * Caller can followup with UC MINUS request and add a WC mtrr if there
425 * is a free mtrr slot.
427 if (!pat_enabled
&& write_combine
)
430 if (pat_enabled
&& write_combine
)
431 prot
|= _PAGE_CACHE_WC
;
432 else if (pat_enabled
|| boot_cpu_data
.x86
> 3)
434 * ioremap() and ioremap_nocache() defaults to UC MINUS for now.
435 * To avoid attribute conflicts, request UC MINUS here
438 prot
|= _PAGE_CACHE_UC_MINUS
;
440 prot
|= _PAGE_IOMAP
; /* creating a mapping for IO */
442 vma
->vm_page_prot
= __pgprot(prot
);
444 if (io_remap_pfn_range(vma
, vma
->vm_start
, vma
->vm_pgoff
,
445 vma
->vm_end
- vma
->vm_start
,
449 vma
->vm_ops
= &pci_mmap_ops
;