Merge branch 'irq-core-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[linux/fpc-iii.git] / drivers / gpu / drm / msm / mdp / mdp5 / mdp5_cfg.h
blob050e1618c836e6eed5515bae1e479ab92c7e42d0
1 /*
2 * Copyright (c) 2014 The Linux Foundation. All rights reserved.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
14 #ifndef __MDP5_CFG_H__
15 #define __MDP5_CFG_H__
17 #include "msm_drv.h"
20 * mdp5_cfg
22 * This module configures the dynamic offsets used by mdp5.xml.h
23 * (initialized in mdp5_cfg.c)
25 extern const struct mdp5_cfg_hw *mdp5_cfg;
27 #define MAX_CTL 8
28 #define MAX_BASES 8
29 #define MAX_SMP_BLOCKS 44
30 #define MAX_CLIENTS 32
32 typedef DECLARE_BITMAP(mdp5_smp_state_t, MAX_SMP_BLOCKS);
34 #define MDP5_SUB_BLOCK_DEFINITION \
35 int count; \
36 uint32_t base[MAX_BASES]
38 struct mdp5_sub_block {
39 MDP5_SUB_BLOCK_DEFINITION;
42 struct mdp5_lm_block {
43 MDP5_SUB_BLOCK_DEFINITION;
44 uint32_t nb_stages; /* number of stages per blender */
45 uint32_t max_width; /* Maximum output resolution */
46 uint32_t max_height;
49 struct mdp5_pipe_block {
50 MDP5_SUB_BLOCK_DEFINITION;
51 uint32_t caps; /* pipe capabilities */
54 struct mdp5_ctl_block {
55 MDP5_SUB_BLOCK_DEFINITION;
56 uint32_t flush_hw_mask; /* FLUSH register's hardware mask */
59 struct mdp5_smp_block {
60 int mmb_count; /* number of SMP MMBs */
61 int mmb_size; /* MMB: size in bytes */
62 uint32_t clients[MAX_CLIENTS]; /* SMP port allocation /pipe */
63 mdp5_smp_state_t reserved_state;/* SMP MMBs statically allocated */
64 uint8_t reserved[MAX_CLIENTS]; /* # of MMBs allocated per client */
67 struct mdp5_mdp_block {
68 MDP5_SUB_BLOCK_DEFINITION;
69 uint32_t caps; /* MDP capabilities: MDP_CAP_xxx bits */
72 #define MDP5_INTF_NUM_MAX 5
74 struct mdp5_intf_block {
75 uint32_t base[MAX_BASES];
76 u32 connect[MDP5_INTF_NUM_MAX]; /* array of enum mdp5_intf_type */
79 struct mdp5_cfg_hw {
80 char *name;
82 struct mdp5_mdp_block mdp;
83 struct mdp5_smp_block smp;
84 struct mdp5_ctl_block ctl;
85 struct mdp5_pipe_block pipe_vig;
86 struct mdp5_pipe_block pipe_rgb;
87 struct mdp5_pipe_block pipe_dma;
88 struct mdp5_lm_block lm;
89 struct mdp5_sub_block dspp;
90 struct mdp5_sub_block ad;
91 struct mdp5_sub_block pp;
92 struct mdp5_sub_block dsc;
93 struct mdp5_sub_block cdm;
94 struct mdp5_intf_block intf;
96 uint32_t max_clk;
99 /* platform config data (ie. from DT, or pdata) */
100 struct mdp5_cfg_platform {
101 struct iommu_domain *iommu;
104 struct mdp5_cfg {
105 const struct mdp5_cfg_hw *hw;
106 struct mdp5_cfg_platform platform;
109 struct mdp5_kms;
110 struct mdp5_cfg_handler;
112 const struct mdp5_cfg_hw *mdp5_cfg_get_hw_config(struct mdp5_cfg_handler *cfg_hnd);
113 struct mdp5_cfg *mdp5_cfg_get_config(struct mdp5_cfg_handler *cfg_hnd);
114 int mdp5_cfg_get_hw_rev(struct mdp5_cfg_handler *cfg_hnd);
116 #define mdp5_cfg_intf_is_virtual(intf_type) ({ \
117 typeof(intf_type) __val = (intf_type); \
118 (__val) >= INTF_VIRTUAL ? true : false; })
120 struct mdp5_cfg_handler *mdp5_cfg_init(struct mdp5_kms *mdp5_kms,
121 uint32_t major, uint32_t minor);
122 void mdp5_cfg_destroy(struct mdp5_cfg_handler *cfg_hnd);
124 #endif /* __MDP5_CFG_H__ */