2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
18 #include <linux/irqdomain.h>
19 #include <linux/irq.h>
24 void mdp5_set_irqmask(struct mdp_kms
*mdp_kms
, uint32_t irqmask
,
27 mdp5_write(to_mdp5_kms(mdp_kms
), REG_MDP5_MDP_INTR_CLEAR(0),
28 irqmask
^ (irqmask
& old_irqmask
));
29 mdp5_write(to_mdp5_kms(mdp_kms
), REG_MDP5_MDP_INTR_EN(0), irqmask
);
32 static void mdp5_irq_error_handler(struct mdp_irq
*irq
, uint32_t irqstatus
)
34 DRM_ERROR("errors: %08x\n", irqstatus
);
37 void mdp5_irq_preinstall(struct msm_kms
*kms
)
39 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(to_mdp_kms(kms
));
40 mdp5_enable(mdp5_kms
);
41 mdp5_write(mdp5_kms
, REG_MDP5_MDP_INTR_CLEAR(0), 0xffffffff);
42 mdp5_write(mdp5_kms
, REG_MDP5_MDP_INTR_EN(0), 0x00000000);
43 mdp5_disable(mdp5_kms
);
46 int mdp5_irq_postinstall(struct msm_kms
*kms
)
48 struct mdp_kms
*mdp_kms
= to_mdp_kms(kms
);
49 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(mdp_kms
);
50 struct mdp_irq
*error_handler
= &mdp5_kms
->error_handler
;
52 error_handler
->irq
= mdp5_irq_error_handler
;
53 error_handler
->irqmask
= MDP5_IRQ_INTF0_UNDER_RUN
|
54 MDP5_IRQ_INTF1_UNDER_RUN
|
55 MDP5_IRQ_INTF2_UNDER_RUN
|
56 MDP5_IRQ_INTF3_UNDER_RUN
;
58 mdp_irq_register(mdp_kms
, error_handler
);
63 void mdp5_irq_uninstall(struct msm_kms
*kms
)
65 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(to_mdp_kms(kms
));
66 mdp5_enable(mdp5_kms
);
67 mdp5_write(mdp5_kms
, REG_MDP5_MDP_INTR_EN(0), 0x00000000);
68 mdp5_disable(mdp5_kms
);
71 static void mdp5_irq_mdp(struct mdp_kms
*mdp_kms
)
73 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(mdp_kms
);
74 struct drm_device
*dev
= mdp5_kms
->dev
;
75 struct msm_drm_private
*priv
= dev
->dev_private
;
77 uint32_t status
, enable
;
79 enable
= mdp5_read(mdp5_kms
, REG_MDP5_MDP_INTR_EN(0));
80 status
= mdp5_read(mdp5_kms
, REG_MDP5_MDP_INTR_STATUS(0)) & enable
;
81 mdp5_write(mdp5_kms
, REG_MDP5_MDP_INTR_CLEAR(0), status
);
83 VERB("status=%08x", status
);
85 mdp_dispatch_irqs(mdp_kms
, status
);
87 for (id
= 0; id
< priv
->num_crtcs
; id
++)
88 if (status
& mdp5_crtc_vblank(priv
->crtcs
[id
]))
89 drm_handle_vblank(dev
, id
);
92 irqreturn_t
mdp5_irq(struct msm_kms
*kms
)
94 struct mdp_kms
*mdp_kms
= to_mdp_kms(kms
);
95 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(mdp_kms
);
98 intr
= mdp5_read(mdp5_kms
, REG_MDSS_HW_INTR_STATUS
);
100 VERB("intr=%08x", intr
);
102 if (intr
& MDSS_HW_INTR_STATUS_INTR_MDP
) {
103 mdp5_irq_mdp(mdp_kms
);
104 intr
&= ~MDSS_HW_INTR_STATUS_INTR_MDP
;
108 irq_hw_number_t hwirq
= fls(intr
) - 1;
109 generic_handle_irq(irq_find_mapping(
110 mdp5_kms
->irqcontroller
.domain
, hwirq
));
111 intr
&= ~(1 << hwirq
);
117 int mdp5_enable_vblank(struct msm_kms
*kms
, struct drm_crtc
*crtc
)
119 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(to_mdp_kms(kms
));
121 mdp5_enable(mdp5_kms
);
122 mdp_update_vblank_mask(to_mdp_kms(kms
),
123 mdp5_crtc_vblank(crtc
), true);
124 mdp5_disable(mdp5_kms
);
129 void mdp5_disable_vblank(struct msm_kms
*kms
, struct drm_crtc
*crtc
)
131 struct mdp5_kms
*mdp5_kms
= to_mdp5_kms(to_mdp_kms(kms
));
133 mdp5_enable(mdp5_kms
);
134 mdp_update_vblank_mask(to_mdp_kms(kms
),
135 mdp5_crtc_vblank(crtc
), false);
136 mdp5_disable(mdp5_kms
);
140 * interrupt-controller implementation, so sub-blocks (hdmi/eDP/dsi/etc)
141 * can register to get their irq's delivered
144 #define VALID_IRQS (MDSS_HW_INTR_STATUS_INTR_DSI0 | \
145 MDSS_HW_INTR_STATUS_INTR_DSI1 | \
146 MDSS_HW_INTR_STATUS_INTR_HDMI | \
147 MDSS_HW_INTR_STATUS_INTR_EDP)
149 static void mdp5_hw_mask_irq(struct irq_data
*irqd
)
151 struct mdp5_kms
*mdp5_kms
= irq_data_get_irq_chip_data(irqd
);
152 smp_mb__before_atomic();
153 clear_bit(irqd
->hwirq
, &mdp5_kms
->irqcontroller
.enabled_mask
);
154 smp_mb__after_atomic();
157 static void mdp5_hw_unmask_irq(struct irq_data
*irqd
)
159 struct mdp5_kms
*mdp5_kms
= irq_data_get_irq_chip_data(irqd
);
160 smp_mb__before_atomic();
161 set_bit(irqd
->hwirq
, &mdp5_kms
->irqcontroller
.enabled_mask
);
162 smp_mb__after_atomic();
165 static struct irq_chip mdp5_hw_irq_chip
= {
167 .irq_mask
= mdp5_hw_mask_irq
,
168 .irq_unmask
= mdp5_hw_unmask_irq
,
171 static int mdp5_hw_irqdomain_map(struct irq_domain
*d
,
172 unsigned int irq
, irq_hw_number_t hwirq
)
174 struct mdp5_kms
*mdp5_kms
= d
->host_data
;
176 if (!(VALID_IRQS
& (1 << hwirq
)))
179 irq_set_chip_and_handler(irq
, &mdp5_hw_irq_chip
, handle_level_irq
);
180 irq_set_chip_data(irq
, mdp5_kms
);
185 static struct irq_domain_ops mdp5_hw_irqdomain_ops
= {
186 .map
= mdp5_hw_irqdomain_map
,
187 .xlate
= irq_domain_xlate_onecell
,
191 int mdp5_irq_domain_init(struct mdp5_kms
*mdp5_kms
)
193 struct device
*dev
= mdp5_kms
->dev
->dev
;
194 struct irq_domain
*d
;
196 d
= irq_domain_add_linear(dev
->of_node
, 32,
197 &mdp5_hw_irqdomain_ops
, mdp5_kms
);
199 dev_err(dev
, "mdp5 irq domain add failed\n");
203 mdp5_kms
->irqcontroller
.enabled_mask
= 0;
204 mdp5_kms
->irqcontroller
.domain
= d
;
209 void mdp5_irq_domain_fini(struct mdp5_kms
*mdp5_kms
)
211 if (mdp5_kms
->irqcontroller
.domain
) {
212 irq_domain_remove(mdp5_kms
->irqcontroller
.domain
);
213 mdp5_kms
->irqcontroller
.domain
= NULL
;