2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
21 #include <linux/kernel.h>
22 #include <linux/clk.h>
23 #include <linux/cpufreq.h>
24 #include <linux/module.h>
25 #include <linux/component.h>
26 #include <linux/platform_device.h>
28 #include <linux/pm_runtime.h>
29 #include <linux/slab.h>
30 #include <linux/list.h>
31 #include <linux/iommu.h>
32 #include <linux/types.h>
33 #include <linux/of_graph.h>
34 #include <asm/sizes.h>
37 #include <mach/board.h>
38 #include <mach/socinfo.h>
39 #include <mach/iommu_domains.h>
43 #include <drm/drm_atomic.h>
44 #include <drm/drm_atomic_helper.h>
45 #include <drm/drm_crtc_helper.h>
46 #include <drm/drm_plane_helper.h>
47 #include <drm/drm_fb_helper.h>
48 #include <drm/msm_drm.h>
49 #include <drm/drm_gem.h>
55 struct msm_perf_state
;
56 struct msm_gem_submit
;
58 #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
60 struct msm_file_private
{
61 /* currently we don't do anything useful with this.. but when
62 * per-context address spaces are supported we'd keep track of
63 * the context's page-tables here.
68 enum msm_mdp_plane_property
{
71 PLANE_PROP_PREMULTIPLIED
,
75 struct msm_vblank_ctrl
{
76 struct work_struct work
;
77 struct list_head event_list
;
81 struct msm_drm_private
{
85 /* subordinate devices, if present: */
86 struct platform_device
*gpu_pdev
;
88 /* possibly this should be in the kms component, but it is
89 * shared by both mdp4 and mdp5..
93 /* eDP is for mdp5 only, but kms has not been created
94 * when edp_bind() and edp_init() are called. Here is the only
95 * place to keep the edp instance.
99 /* DSI is shared by mdp4 and mdp5 */
100 struct msm_dsi
*dsi
[2];
102 /* when we have more than one 'msm_gpu' these need to be an array: */
104 struct msm_file_private
*lastctx
;
106 struct drm_fb_helper
*fbdev
;
108 uint32_t next_fence
, completed_fence
;
109 wait_queue_head_t fence_event
;
111 struct msm_rd_state
*rd
;
112 struct msm_perf_state
*perf
;
114 /* list of GEM objects: */
115 struct list_head inactive_list
;
117 struct workqueue_struct
*wq
;
119 /* callbacks deferred until bo is inactive: */
120 struct list_head fence_cbs
;
122 /* crtcs pending async atomic updates: */
123 uint32_t pending_crtcs
;
124 wait_queue_head_t pending_crtcs_event
;
126 /* registered MMUs: */
127 unsigned int num_mmus
;
128 struct msm_mmu
*mmus
[NUM_DOMAINS
];
130 unsigned int num_planes
;
131 struct drm_plane
*planes
[8];
133 unsigned int num_crtcs
;
134 struct drm_crtc
*crtcs
[8];
136 unsigned int num_encoders
;
137 struct drm_encoder
*encoders
[8];
139 unsigned int num_bridges
;
140 struct drm_bridge
*bridges
[8];
142 unsigned int num_connectors
;
143 struct drm_connector
*connectors
[8];
146 struct drm_property
*plane_property
[PLANE_PROP_MAX_NUM
];
148 /* VRAM carveout, used when no IOMMU: */
152 /* NOTE: mm managed at the page level, size is in # of pages
153 * and position mm_node->start is in # of pages:
158 struct msm_vblank_ctrl vblank_ctrl
;
162 uint32_t pixel_format
;
165 /* callback from wq once fence has passed: */
166 struct msm_fence_cb
{
167 struct work_struct work
;
169 void (*func
)(struct msm_fence_cb
*cb
);
172 void __msm_fence_worker(struct work_struct
*work
);
174 #define INIT_FENCE_CB(_cb, _func) do { \
175 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
176 (_cb)->func = _func; \
179 int msm_atomic_check(struct drm_device
*dev
,
180 struct drm_atomic_state
*state
);
181 int msm_atomic_commit(struct drm_device
*dev
,
182 struct drm_atomic_state
*state
, bool async
);
184 int msm_register_mmu(struct drm_device
*dev
, struct msm_mmu
*mmu
);
186 int msm_wait_fence(struct drm_device
*dev
, uint32_t fence
,
187 ktime_t
*timeout
, bool interruptible
);
188 int msm_queue_fence_cb(struct drm_device
*dev
,
189 struct msm_fence_cb
*cb
, uint32_t fence
);
190 void msm_update_fence(struct drm_device
*dev
, uint32_t fence
);
192 int msm_ioctl_gem_submit(struct drm_device
*dev
, void *data
,
193 struct drm_file
*file
);
195 int msm_gem_mmap_obj(struct drm_gem_object
*obj
,
196 struct vm_area_struct
*vma
);
197 int msm_gem_mmap(struct file
*filp
, struct vm_area_struct
*vma
);
198 int msm_gem_fault(struct vm_area_struct
*vma
, struct vm_fault
*vmf
);
199 uint64_t msm_gem_mmap_offset(struct drm_gem_object
*obj
);
200 int msm_gem_get_iova_locked(struct drm_gem_object
*obj
, int id
,
202 int msm_gem_get_iova(struct drm_gem_object
*obj
, int id
, uint32_t *iova
);
203 uint32_t msm_gem_iova(struct drm_gem_object
*obj
, int id
);
204 struct page
**msm_gem_get_pages(struct drm_gem_object
*obj
);
205 void msm_gem_put_pages(struct drm_gem_object
*obj
);
206 void msm_gem_put_iova(struct drm_gem_object
*obj
, int id
);
207 int msm_gem_dumb_create(struct drm_file
*file
, struct drm_device
*dev
,
208 struct drm_mode_create_dumb
*args
);
209 int msm_gem_dumb_map_offset(struct drm_file
*file
, struct drm_device
*dev
,
210 uint32_t handle
, uint64_t *offset
);
211 struct sg_table
*msm_gem_prime_get_sg_table(struct drm_gem_object
*obj
);
212 void *msm_gem_prime_vmap(struct drm_gem_object
*obj
);
213 void msm_gem_prime_vunmap(struct drm_gem_object
*obj
, void *vaddr
);
214 int msm_gem_prime_mmap(struct drm_gem_object
*obj
, struct vm_area_struct
*vma
);
215 struct drm_gem_object
*msm_gem_prime_import_sg_table(struct drm_device
*dev
,
216 struct dma_buf_attachment
*attach
, struct sg_table
*sg
);
217 int msm_gem_prime_pin(struct drm_gem_object
*obj
);
218 void msm_gem_prime_unpin(struct drm_gem_object
*obj
);
219 void *msm_gem_vaddr_locked(struct drm_gem_object
*obj
);
220 void *msm_gem_vaddr(struct drm_gem_object
*obj
);
221 int msm_gem_queue_inactive_cb(struct drm_gem_object
*obj
,
222 struct msm_fence_cb
*cb
);
223 void msm_gem_move_to_active(struct drm_gem_object
*obj
,
224 struct msm_gpu
*gpu
, bool write
, uint32_t fence
);
225 void msm_gem_move_to_inactive(struct drm_gem_object
*obj
);
226 int msm_gem_cpu_prep(struct drm_gem_object
*obj
, uint32_t op
,
228 int msm_gem_cpu_fini(struct drm_gem_object
*obj
);
229 void msm_gem_free_object(struct drm_gem_object
*obj
);
230 int msm_gem_new_handle(struct drm_device
*dev
, struct drm_file
*file
,
231 uint32_t size
, uint32_t flags
, uint32_t *handle
);
232 struct drm_gem_object
*msm_gem_new(struct drm_device
*dev
,
233 uint32_t size
, uint32_t flags
);
234 struct drm_gem_object
*msm_gem_import(struct drm_device
*dev
,
235 uint32_t size
, struct sg_table
*sgt
);
237 int msm_framebuffer_prepare(struct drm_framebuffer
*fb
, int id
);
238 void msm_framebuffer_cleanup(struct drm_framebuffer
*fb
, int id
);
239 uint32_t msm_framebuffer_iova(struct drm_framebuffer
*fb
, int id
, int plane
);
240 struct drm_gem_object
*msm_framebuffer_bo(struct drm_framebuffer
*fb
, int plane
);
241 const struct msm_format
*msm_framebuffer_format(struct drm_framebuffer
*fb
);
242 struct drm_framebuffer
*msm_framebuffer_init(struct drm_device
*dev
,
243 struct drm_mode_fb_cmd2
*mode_cmd
, struct drm_gem_object
**bos
);
244 struct drm_framebuffer
*msm_framebuffer_create(struct drm_device
*dev
,
245 struct drm_file
*file
, struct drm_mode_fb_cmd2
*mode_cmd
);
247 struct drm_fb_helper
*msm_fbdev_init(struct drm_device
*dev
);
250 int hdmi_modeset_init(struct hdmi
*hdmi
, struct drm_device
*dev
,
251 struct drm_encoder
*encoder
);
252 void __init
hdmi_register(void);
253 void __exit
hdmi_unregister(void);
256 void __init
msm_edp_register(void);
257 void __exit
msm_edp_unregister(void);
258 int msm_edp_modeset_init(struct msm_edp
*edp
, struct drm_device
*dev
,
259 struct drm_encoder
*encoder
);
262 enum msm_dsi_encoder_id
{
263 MSM_DSI_VIDEO_ENCODER_ID
= 0,
264 MSM_DSI_CMD_ENCODER_ID
= 1,
265 MSM_DSI_ENCODER_NUM
= 2
267 #ifdef CONFIG_DRM_MSM_DSI
268 void __init
msm_dsi_register(void);
269 void __exit
msm_dsi_unregister(void);
270 int msm_dsi_modeset_init(struct msm_dsi
*msm_dsi
, struct drm_device
*dev
,
271 struct drm_encoder
*encoders
[MSM_DSI_ENCODER_NUM
]);
273 static inline void __init
msm_dsi_register(void)
276 static inline void __exit
msm_dsi_unregister(void)
279 static inline int msm_dsi_modeset_init(struct msm_dsi
*msm_dsi
,
280 struct drm_device
*dev
,
281 struct drm_encoder
*encoders
[MSM_DSI_ENCODER_NUM
])
287 #ifdef CONFIG_DEBUG_FS
288 void msm_gem_describe(struct drm_gem_object
*obj
, struct seq_file
*m
);
289 void msm_gem_describe_objects(struct list_head
*list
, struct seq_file
*m
);
290 void msm_framebuffer_describe(struct drm_framebuffer
*fb
, struct seq_file
*m
);
291 int msm_debugfs_late_init(struct drm_device
*dev
);
292 int msm_rd_debugfs_init(struct drm_minor
*minor
);
293 void msm_rd_debugfs_cleanup(struct drm_minor
*minor
);
294 void msm_rd_dump_submit(struct msm_gem_submit
*submit
);
295 int msm_perf_debugfs_init(struct drm_minor
*minor
);
296 void msm_perf_debugfs_cleanup(struct drm_minor
*minor
);
298 static inline int msm_debugfs_late_init(struct drm_device
*dev
) { return 0; }
299 static inline void msm_rd_dump_submit(struct msm_gem_submit
*submit
) {}
302 void __iomem
*msm_ioremap(struct platform_device
*pdev
, const char *name
,
303 const char *dbgname
);
304 void msm_writel(u32 data
, void __iomem
*addr
);
305 u32
msm_readl(const void __iomem
*addr
);
307 #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
308 #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
310 static inline bool fence_completed(struct drm_device
*dev
, uint32_t fence
)
312 struct msm_drm_private
*priv
= dev
->dev_private
;
313 return priv
->completed_fence
>= fence
;
316 static inline int align_pitch(int width
, int bpp
)
318 int bytespp
= (bpp
+ 7) / 8;
319 /* adreno needs pitch aligned to 32 pixels: */
320 return bytespp
* ALIGN(width
, 32);
323 /* for the generated headers: */
324 #define INVALID_IDX(idx) ({BUG(); 0;})
325 #define fui(x) ({BUG(); 0;})
326 #define util_float_to_half(x) ({BUG(); 0;})
329 #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
331 /* for conditionally setting boolean flag(s): */
332 #define COND(bool, val) ((bool) ? (val) : 0)
335 #endif /* __MSM_DRV_H__ */