2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/export.h>
21 #include <linux/pci.h>
22 #include <linux/init.h>
23 #include <linux/delay.h>
24 #include <linux/acpi.h>
25 #include <linux/kallsyms.h>
26 #include <linux/dmi.h>
27 #include <linux/pci-aspm.h>
28 #include <linux/ioport.h>
29 #include <linux/sched.h>
30 #include <linux/ktime.h>
31 #include <asm/dma.h> /* isa_dma_bridge_buggy */
35 * Decoding should be disabled for a PCI device during BAR sizing to avoid
36 * conflict. But doing so may cause problems on host bridge and perhaps other
37 * key system devices. For devices that need to have mmio decoding always-on,
38 * we need to set the dev->mmio_always_on bit.
40 static void __devinit
quirk_mmio_always_on(struct pci_dev
*dev
)
42 dev
->mmio_always_on
= 1;
44 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID
, PCI_ANY_ID
,
45 PCI_CLASS_BRIDGE_HOST
, 8, quirk_mmio_always_on
);
47 /* The Mellanox Tavor device gives false positive parity errors
48 * Mark this device with a broken_parity_status, to allow
49 * PCI scanning code to "skip" this now blacklisted device.
51 static void __devinit
quirk_mellanox_tavor(struct pci_dev
*dev
)
53 dev
->broken_parity_status
= 1; /* This device gives false positives */
55 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR
,quirk_mellanox_tavor
);
56 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE
,quirk_mellanox_tavor
);
58 /* Deal with broken BIOS'es that neglect to enable passive release,
59 which can cause problems in combination with the 82441FX/PPro MTRRs */
60 static void quirk_passive_release(struct pci_dev
*dev
)
62 struct pci_dev
*d
= NULL
;
65 /* We have to make sure a particular bit is set in the PIIX3
66 ISA bridge, so we have to go out and find it. */
67 while ((d
= pci_get_device(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, d
))) {
68 pci_read_config_byte(d
, 0x82, &dlc
);
70 dev_info(&d
->dev
, "PIIX3: Enabling Passive Release\n");
72 pci_write_config_byte(d
, 0x82, dlc
);
76 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
77 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
79 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
80 but VIA don't answer queries. If you happen to have good contacts at VIA
81 ask them for me please -- Alan
83 This appears to be BIOS not version dependent. So presumably there is a
86 static void __devinit
quirk_isa_dma_hangs(struct pci_dev
*dev
)
88 if (!isa_dma_bridge_buggy
) {
89 isa_dma_bridge_buggy
=1;
90 dev_info(&dev
->dev
, "Activating ISA DMA hang workarounds\n");
94 * Its not totally clear which chipsets are the problematic ones
95 * We know 82C586 and 82C596 variants are affected.
97 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_0
, quirk_isa_dma_hangs
);
98 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C596
, quirk_isa_dma_hangs
);
99 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, quirk_isa_dma_hangs
);
100 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1533
, quirk_isa_dma_hangs
);
101 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_1
, quirk_isa_dma_hangs
);
102 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_2
, quirk_isa_dma_hangs
);
103 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_3
, quirk_isa_dma_hangs
);
106 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
107 * for some HT machines to use C4 w/o hanging.
109 static void __devinit
quirk_tigerpoint_bm_sts(struct pci_dev
*dev
)
114 pci_read_config_dword(dev
, 0x40, &pmbase
);
115 pmbase
= pmbase
& 0xff80;
119 dev_info(&dev
->dev
, FW_BUG
"TigerPoint LPC.BM_STS cleared\n");
123 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_TGP_LPC
, quirk_tigerpoint_bm_sts
);
126 * Chipsets where PCI->PCI transfers vanish or hang
128 static void __devinit
quirk_nopcipci(struct pci_dev
*dev
)
130 if ((pci_pci_problems
& PCIPCI_FAIL
)==0) {
131 dev_info(&dev
->dev
, "Disabling direct PCI/PCI transfers\n");
132 pci_pci_problems
|= PCIPCI_FAIL
;
135 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_5597
, quirk_nopcipci
);
136 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_496
, quirk_nopcipci
);
138 static void __devinit
quirk_nopciamd(struct pci_dev
*dev
)
141 pci_read_config_byte(dev
, 0x08, &rev
);
144 dev_info(&dev
->dev
, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
145 pci_pci_problems
|= PCIAGP_FAIL
;
148 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8151_0
, quirk_nopciamd
);
151 * Triton requires workarounds to be used by the drivers
153 static void __devinit
quirk_triton(struct pci_dev
*dev
)
155 if ((pci_pci_problems
&PCIPCI_TRITON
)==0) {
156 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
157 pci_pci_problems
|= PCIPCI_TRITON
;
160 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437
, quirk_triton
);
161 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437VX
, quirk_triton
);
162 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439
, quirk_triton
);
163 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439TX
, quirk_triton
);
166 * VIA Apollo KT133 needs PCI latency patch
167 * Made according to a windows driver based patch by George E. Breese
168 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
169 * and http://www.georgebreese.com/net/software/#PCI
170 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
171 * the info on which Mr Breese based his work.
173 * Updated based on further information from the site and also on
174 * information provided by VIA
176 static void quirk_vialatency(struct pci_dev
*dev
)
180 /* Ok we have a potential problem chipset here. Now see if we have
181 a buggy southbridge */
183 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, NULL
);
185 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
186 /* Check for buggy part revisions */
187 if (p
->revision
< 0x40 || p
->revision
> 0x42)
190 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, NULL
);
191 if (p
==NULL
) /* No problem parts */
193 /* Check for buggy part revisions */
194 if (p
->revision
< 0x10 || p
->revision
> 0x12)
199 * Ok we have the problem. Now set the PCI master grant to
200 * occur every master grant. The apparent bug is that under high
201 * PCI load (quite common in Linux of course) you can get data
202 * loss when the CPU is held off the bus for 3 bus master requests
203 * This happens to include the IDE controllers....
205 * VIA only apply this fix when an SB Live! is present but under
206 * both Linux and Windows this isn't enough, and we have seen
207 * corruption without SB Live! but with things like 3 UDMA IDE
208 * controllers. So we ignore that bit of the VIA recommendation..
211 pci_read_config_byte(dev
, 0x76, &busarb
);
212 /* Set bit 4 and bi 5 of byte 76 to 0x01
213 "Master priority rotation on every PCI master grant */
216 pci_write_config_byte(dev
, 0x76, busarb
);
217 dev_info(&dev
->dev
, "Applying VIA southbridge workaround\n");
221 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
222 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
223 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
224 /* Must restore this on a resume from RAM */
225 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
226 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
227 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
230 * VIA Apollo VP3 needs ETBF on BT848/878
232 static void __devinit
quirk_viaetbf(struct pci_dev
*dev
)
234 if ((pci_pci_problems
&PCIPCI_VIAETBF
)==0) {
235 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
236 pci_pci_problems
|= PCIPCI_VIAETBF
;
239 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_viaetbf
);
241 static void __devinit
quirk_vsfx(struct pci_dev
*dev
)
243 if ((pci_pci_problems
&PCIPCI_VSFX
)==0) {
244 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
245 pci_pci_problems
|= PCIPCI_VSFX
;
248 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C576
, quirk_vsfx
);
251 * Ali Magik requires workarounds to be used by the drivers
252 * that DMA to AGP space. Latency must be set to 0xA and triton
253 * workaround applied too
254 * [Info kindly provided by ALi]
256 static void __init
quirk_alimagik(struct pci_dev
*dev
)
258 if ((pci_pci_problems
&PCIPCI_ALIMAGIK
)==0) {
259 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
260 pci_pci_problems
|= PCIPCI_ALIMAGIK
|PCIPCI_TRITON
;
263 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1647
, quirk_alimagik
);
264 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1651
, quirk_alimagik
);
267 * Natoma has some interesting boundary conditions with Zoran stuff
270 static void __devinit
quirk_natoma(struct pci_dev
*dev
)
272 if ((pci_pci_problems
&PCIPCI_NATOMA
)==0) {
273 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
274 pci_pci_problems
|= PCIPCI_NATOMA
;
277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_natoma
);
278 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_0
, quirk_natoma
);
279 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_1
, quirk_natoma
);
280 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_0
, quirk_natoma
);
281 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_1
, quirk_natoma
);
282 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_2
, quirk_natoma
);
285 * This chip can cause PCI parity errors if config register 0xA0 is read
286 * while DMAs are occurring.
288 static void __devinit
quirk_citrine(struct pci_dev
*dev
)
290 dev
->cfg_size
= 0xA0;
292 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM
, PCI_DEVICE_ID_IBM_CITRINE
, quirk_citrine
);
295 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
296 * If it's needed, re-allocate the region.
298 static void __devinit
quirk_s3_64M(struct pci_dev
*dev
)
300 struct resource
*r
= &dev
->resource
[0];
302 if ((r
->start
& 0x3ffffff) || r
->end
!= r
->start
+ 0x3ffffff) {
307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_868
, quirk_s3_64M
);
308 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_968
, quirk_s3_64M
);
311 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
312 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
313 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
314 * (which conflicts w/ BAR1's memory range).
316 static void __devinit
quirk_cs5536_vsa(struct pci_dev
*dev
)
318 if (pci_resource_len(dev
, 0) != 8) {
319 struct resource
*res
= &dev
->resource
[0];
320 res
->end
= res
->start
+ 8 - 1;
321 dev_info(&dev
->dev
, "CS5536 ISA bridge bug detected "
322 "(incorrect header); workaround applied.\n");
325 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_CS5536_ISA
, quirk_cs5536_vsa
);
327 static void __devinit
quirk_io_region(struct pci_dev
*dev
, unsigned region
,
328 unsigned size
, int nr
, const char *name
)
332 struct pci_bus_region bus_region
;
333 struct resource
*res
= dev
->resource
+ nr
;
335 res
->name
= pci_name(dev
);
337 res
->end
= region
+ size
- 1;
338 res
->flags
= IORESOURCE_IO
;
340 /* Convert from PCI bus to resource space. */
341 bus_region
.start
= res
->start
;
342 bus_region
.end
= res
->end
;
343 pcibios_bus_to_resource(dev
, res
, &bus_region
);
345 if (pci_claim_resource(dev
, nr
) == 0)
346 dev_info(&dev
->dev
, "quirk: %pR claimed by %s\n",
352 * ATI Northbridge setups MCE the processor if you even
353 * read somewhere between 0x3b0->0x3bb or read 0x3d3
355 static void __devinit
quirk_ati_exploding_mce(struct pci_dev
*dev
)
357 dev_info(&dev
->dev
, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
358 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
359 request_region(0x3b0, 0x0C, "RadeonIGP");
360 request_region(0x3d3, 0x01, "RadeonIGP");
362 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS100
, quirk_ati_exploding_mce
);
365 * Let's make the southbridge information explicit instead
366 * of having to worry about people probing the ACPI areas,
367 * for example.. (Yes, it happens, and if you read the wrong
368 * ACPI register it will put the machine to sleep with no
369 * way of waking it up again. Bummer).
371 * ALI M7101: Two IO regions pointed to by words at
372 * 0xE0 (64 bytes of ACPI registers)
373 * 0xE2 (32 bytes of SMB registers)
375 static void __devinit
quirk_ali7101_acpi(struct pci_dev
*dev
)
379 pci_read_config_word(dev
, 0xE0, ®ion
);
380 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "ali7101 ACPI");
381 pci_read_config_word(dev
, 0xE2, ®ion
);
382 quirk_io_region(dev
, region
, 32, PCI_BRIDGE_RESOURCES
+1, "ali7101 SMB");
384 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M7101
, quirk_ali7101_acpi
);
386 static void piix4_io_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
389 u32 mask
, size
, base
;
391 pci_read_config_dword(dev
, port
, &devres
);
392 if ((devres
& enable
) != enable
)
394 mask
= (devres
>> 16) & 15;
395 base
= devres
& 0xffff;
398 unsigned bit
= size
>> 1;
399 if ((bit
& mask
) == bit
)
404 * For now we only print it out. Eventually we'll want to
405 * reserve it (at least if it's in the 0x1000+ range), but
406 * let's get enough confirmation reports first.
409 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
412 static void piix4_mem_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
415 u32 mask
, size
, base
;
417 pci_read_config_dword(dev
, port
, &devres
);
418 if ((devres
& enable
) != enable
)
420 base
= devres
& 0xffff0000;
421 mask
= (devres
& 0x3f) << 16;
424 unsigned bit
= size
>> 1;
425 if ((bit
& mask
) == bit
)
430 * For now we only print it out. Eventually we'll want to
431 * reserve it, but let's get enough confirmation reports first.
434 dev_info(&dev
->dev
, "%s MMIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
438 * PIIX4 ACPI: Two IO regions pointed to by longwords at
439 * 0x40 (64 bytes of ACPI registers)
440 * 0x90 (16 bytes of SMB registers)
441 * and a few strange programmable PIIX4 device resources.
443 static void __devinit
quirk_piix4_acpi(struct pci_dev
*dev
)
447 pci_read_config_dword(dev
, 0x40, ®ion
);
448 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "PIIX4 ACPI");
449 pci_read_config_dword(dev
, 0x90, ®ion
);
450 quirk_io_region(dev
, region
, 16, PCI_BRIDGE_RESOURCES
+1, "PIIX4 SMB");
452 /* Device resource A has enables for some of the other ones */
453 pci_read_config_dword(dev
, 0x5c, &res_a
);
455 piix4_io_quirk(dev
, "PIIX4 devres B", 0x60, 3 << 21);
456 piix4_io_quirk(dev
, "PIIX4 devres C", 0x64, 3 << 21);
458 /* Device resource D is just bitfields for static resources */
460 /* Device 12 enabled? */
461 if (res_a
& (1 << 29)) {
462 piix4_io_quirk(dev
, "PIIX4 devres E", 0x68, 1 << 20);
463 piix4_mem_quirk(dev
, "PIIX4 devres F", 0x6c, 1 << 7);
465 /* Device 13 enabled? */
466 if (res_a
& (1 << 30)) {
467 piix4_io_quirk(dev
, "PIIX4 devres G", 0x70, 1 << 20);
468 piix4_mem_quirk(dev
, "PIIX4 devres H", 0x74, 1 << 7);
470 piix4_io_quirk(dev
, "PIIX4 devres I", 0x78, 1 << 20);
471 piix4_io_quirk(dev
, "PIIX4 devres J", 0x7c, 1 << 20);
473 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_3
, quirk_piix4_acpi
);
474 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443MX_3
, quirk_piix4_acpi
);
476 #define ICH_PMBASE 0x40
477 #define ICH_ACPI_CNTL 0x44
478 #define ICH4_ACPI_EN 0x10
479 #define ICH6_ACPI_EN 0x80
480 #define ICH4_GPIOBASE 0x58
481 #define ICH4_GPIO_CNTL 0x5c
482 #define ICH4_GPIO_EN 0x10
483 #define ICH6_GPIOBASE 0x48
484 #define ICH6_GPIO_CNTL 0x4c
485 #define ICH6_GPIO_EN 0x10
488 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
489 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
490 * 0x58 (64 bytes of GPIO I/O space)
492 static void __devinit
quirk_ich4_lpc_acpi(struct pci_dev
*dev
)
498 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
499 * with low legacy (and fixed) ports. We don't know the decoding
500 * priority and can't tell whether the legacy device or the one created
501 * here is really at that address. This happens on boards with broken
505 pci_read_config_byte(dev
, ICH_ACPI_CNTL
, &enable
);
506 if (enable
& ICH4_ACPI_EN
) {
507 pci_read_config_dword(dev
, ICH_PMBASE
, ®ion
);
508 region
&= PCI_BASE_ADDRESS_IO_MASK
;
509 if (region
>= PCIBIOS_MIN_IO
)
510 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
,
511 "ICH4 ACPI/GPIO/TCO");
514 pci_read_config_byte(dev
, ICH4_GPIO_CNTL
, &enable
);
515 if (enable
& ICH4_GPIO_EN
) {
516 pci_read_config_dword(dev
, ICH4_GPIOBASE
, ®ion
);
517 region
&= PCI_BASE_ADDRESS_IO_MASK
;
518 if (region
>= PCIBIOS_MIN_IO
)
519 quirk_io_region(dev
, region
, 64,
520 PCI_BRIDGE_RESOURCES
+ 1, "ICH4 GPIO");
523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, quirk_ich4_lpc_acpi
);
524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AB_0
, quirk_ich4_lpc_acpi
);
525 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, quirk_ich4_lpc_acpi
);
526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_10
, quirk_ich4_lpc_acpi
);
527 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, quirk_ich4_lpc_acpi
);
528 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, quirk_ich4_lpc_acpi
);
529 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, quirk_ich4_lpc_acpi
);
530 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, quirk_ich4_lpc_acpi
);
531 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, quirk_ich4_lpc_acpi
);
532 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_1
, quirk_ich4_lpc_acpi
);
534 static void __devinit
ich6_lpc_acpi_gpio(struct pci_dev
*dev
)
539 pci_read_config_byte(dev
, ICH_ACPI_CNTL
, &enable
);
540 if (enable
& ICH6_ACPI_EN
) {
541 pci_read_config_dword(dev
, ICH_PMBASE
, ®ion
);
542 region
&= PCI_BASE_ADDRESS_IO_MASK
;
543 if (region
>= PCIBIOS_MIN_IO
)
544 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
,
545 "ICH6 ACPI/GPIO/TCO");
548 pci_read_config_byte(dev
, ICH6_GPIO_CNTL
, &enable
);
549 if (enable
& ICH6_GPIO_EN
) {
550 pci_read_config_dword(dev
, ICH6_GPIOBASE
, ®ion
);
551 region
&= PCI_BASE_ADDRESS_IO_MASK
;
552 if (region
>= PCIBIOS_MIN_IO
)
553 quirk_io_region(dev
, region
, 64,
554 PCI_BRIDGE_RESOURCES
+ 1, "ICH6 GPIO");
558 static void __devinit
ich6_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
, int dynsize
)
563 pci_read_config_dword(dev
, reg
, &val
);
571 * This is not correct. It is 16, 32 or 64 bytes depending on
572 * register D31:F0:ADh bits 5:4.
574 * But this gets us at least _part_ of it.
582 /* Just print it out for now. We should reserve it after more debugging */
583 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+size
-1);
586 static void __devinit
quirk_ich6_lpc(struct pci_dev
*dev
)
588 /* Shared ACPI/GPIO decode with all ICH6+ */
589 ich6_lpc_acpi_gpio(dev
);
591 /* ICH6-specific generic IO decode */
592 ich6_lpc_generic_decode(dev
, 0x84, "LPC Generic IO decode 1", 0);
593 ich6_lpc_generic_decode(dev
, 0x88, "LPC Generic IO decode 2", 1);
595 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_0
, quirk_ich6_lpc
);
596 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, quirk_ich6_lpc
);
598 static void __devinit
ich7_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
)
603 pci_read_config_dword(dev
, reg
, &val
);
610 * IO base in bits 15:2, mask in bits 23:18, both
614 mask
= (val
>> 16) & 0xfc;
617 /* Just print it out for now. We should reserve it after more debugging */
618 dev_info(&dev
->dev
, "%s PIO at %04x (mask %04x)\n", name
, base
, mask
);
621 /* ICH7-10 has the same common LPC generic IO decode registers */
622 static void __devinit
quirk_ich7_lpc(struct pci_dev
*dev
)
624 /* We share the common ACPI/GPIO decode with ICH6 */
625 ich6_lpc_acpi_gpio(dev
);
627 /* And have 4 ICH7+ generic decodes */
628 ich7_lpc_generic_decode(dev
, 0x84, "ICH7 LPC Generic IO decode 1");
629 ich7_lpc_generic_decode(dev
, 0x88, "ICH7 LPC Generic IO decode 2");
630 ich7_lpc_generic_decode(dev
, 0x8c, "ICH7 LPC Generic IO decode 3");
631 ich7_lpc_generic_decode(dev
, 0x90, "ICH7 LPC Generic IO decode 4");
633 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_0
, quirk_ich7_lpc
);
634 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_1
, quirk_ich7_lpc
);
635 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_31
, quirk_ich7_lpc
);
636 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_0
, quirk_ich7_lpc
);
637 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_2
, quirk_ich7_lpc
);
638 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_3
, quirk_ich7_lpc
);
639 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_1
, quirk_ich7_lpc
);
640 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_4
, quirk_ich7_lpc
);
641 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_2
, quirk_ich7_lpc
);
642 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_4
, quirk_ich7_lpc
);
643 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_7
, quirk_ich7_lpc
);
644 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_8
, quirk_ich7_lpc
);
645 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH10_1
, quirk_ich7_lpc
);
648 * VIA ACPI: One IO region pointed to by longword at
649 * 0x48 or 0x20 (256 bytes of ACPI registers)
651 static void __devinit
quirk_vt82c586_acpi(struct pci_dev
*dev
)
655 if (dev
->revision
& 0x10) {
656 pci_read_config_dword(dev
, 0x48, ®ion
);
657 region
&= PCI_BASE_ADDRESS_IO_MASK
;
658 quirk_io_region(dev
, region
, 256, PCI_BRIDGE_RESOURCES
, "vt82c586 ACPI");
661 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_vt82c586_acpi
);
664 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
665 * 0x48 (256 bytes of ACPI registers)
666 * 0x70 (128 bytes of hardware monitoring register)
667 * 0x90 (16 bytes of SMB registers)
669 static void __devinit
quirk_vt82c686_acpi(struct pci_dev
*dev
)
674 quirk_vt82c586_acpi(dev
);
676 pci_read_config_word(dev
, 0x70, &hm
);
677 hm
&= PCI_BASE_ADDRESS_IO_MASK
;
678 quirk_io_region(dev
, hm
, 128, PCI_BRIDGE_RESOURCES
+ 1, "vt82c686 HW-mon");
680 pci_read_config_dword(dev
, 0x90, &smb
);
681 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
682 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 2, "vt82c686 SMB");
684 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_vt82c686_acpi
);
687 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
688 * 0x88 (128 bytes of power management registers)
689 * 0xd0 (16 bytes of SMB registers)
691 static void __devinit
quirk_vt8235_acpi(struct pci_dev
*dev
)
695 pci_read_config_word(dev
, 0x88, &pm
);
696 pm
&= PCI_BASE_ADDRESS_IO_MASK
;
697 quirk_io_region(dev
, pm
, 128, PCI_BRIDGE_RESOURCES
, "vt8235 PM");
699 pci_read_config_word(dev
, 0xd0, &smb
);
700 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
701 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 1, "vt8235 SMB");
703 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_vt8235_acpi
);
706 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
707 * Disable fast back-to-back on the secondary bus segment
709 static void __devinit
quirk_xio2000a(struct pci_dev
*dev
)
711 struct pci_dev
*pdev
;
714 dev_warn(&dev
->dev
, "TI XIO2000a quirk detected; "
715 "secondary bus fast back-to-back transfers disabled\n");
716 list_for_each_entry(pdev
, &dev
->subordinate
->devices
, bus_list
) {
717 pci_read_config_word(pdev
, PCI_COMMAND
, &command
);
718 if (command
& PCI_COMMAND_FAST_BACK
)
719 pci_write_config_word(pdev
, PCI_COMMAND
, command
& ~PCI_COMMAND_FAST_BACK
);
722 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI
, PCI_DEVICE_ID_TI_XIO2000A
,
725 #ifdef CONFIG_X86_IO_APIC
727 #include <asm/io_apic.h>
730 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
731 * devices to the external APIC.
733 * TODO: When we have device-specific interrupt routers,
734 * this code will go away from quirks.
736 static void quirk_via_ioapic(struct pci_dev
*dev
)
741 tmp
= 0; /* nothing routed to external APIC */
743 tmp
= 0x1f; /* all known bits (4-0) routed to external APIC */
745 dev_info(&dev
->dev
, "%sbling VIA external APIC routing\n",
746 tmp
== 0 ? "Disa" : "Ena");
748 /* Offset 0x58: External APIC IRQ output control */
749 pci_write_config_byte (dev
, 0x58, tmp
);
751 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
752 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
755 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
756 * This leads to doubled level interrupt rates.
757 * Set this bit to get rid of cycle wastage.
758 * Otherwise uncritical.
760 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev
*dev
)
763 #define BYPASS_APIC_DEASSERT 8
765 pci_read_config_byte(dev
, 0x5B, &misc_control2
);
766 if (!(misc_control2
& BYPASS_APIC_DEASSERT
)) {
767 dev_info(&dev
->dev
, "Bypassing VIA 8237 APIC De-Assert Message\n");
768 pci_write_config_byte(dev
, 0x5B, misc_control2
|BYPASS_APIC_DEASSERT
);
771 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
772 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
775 * The AMD io apic can hang the box when an apic irq is masked.
776 * We check all revs >= B0 (yet not in the pre production!) as the bug
777 * is currently marked NoFix
779 * We have multiple reports of hangs with this chipset that went away with
780 * noapic specified. For the moment we assume it's the erratum. We may be wrong
781 * of course. However the advice is demonstrably good even if so..
783 static void __devinit
quirk_amd_ioapic(struct pci_dev
*dev
)
785 if (dev
->revision
>= 0x02) {
786 dev_warn(&dev
->dev
, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
787 dev_warn(&dev
->dev
, " : booting with the \"noapic\" option\n");
790 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_VIPER_7410
, quirk_amd_ioapic
);
792 static void __init
quirk_ioapic_rmw(struct pci_dev
*dev
)
794 if (dev
->devfn
== 0 && dev
->bus
->number
== 0)
797 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_ANY_ID
, quirk_ioapic_rmw
);
798 #endif /* CONFIG_X86_IO_APIC */
801 * Some settings of MMRBC can lead to data corruption so block changes.
802 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
804 static void __init
quirk_amd_8131_mmrbc(struct pci_dev
*dev
)
806 if (dev
->subordinate
&& dev
->revision
<= 0x12) {
807 dev_info(&dev
->dev
, "AMD8131 rev %x detected; "
808 "disabling PCI-X MMRBC\n", dev
->revision
);
809 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MMRBC
;
812 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_amd_8131_mmrbc
);
815 * FIXME: it is questionable that quirk_via_acpi
816 * is needed. It shows up as an ISA bridge, and does not
817 * support the PCI_INTERRUPT_LINE register at all. Therefore
818 * it seems like setting the pci_dev's 'irq' to the
819 * value of the ACPI SCI interrupt is only done for convenience.
822 static void __devinit
quirk_via_acpi(struct pci_dev
*d
)
825 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
828 pci_read_config_byte(d
, 0x42, &irq
);
830 if (irq
&& (irq
!= 2))
833 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_via_acpi
);
834 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_via_acpi
);
838 * VIA bridges which have VLink
841 static int via_vlink_dev_lo
= -1, via_vlink_dev_hi
= 18;
843 static void quirk_via_bridge(struct pci_dev
*dev
)
845 /* See what bridge we have and find the device ranges */
846 switch (dev
->device
) {
847 case PCI_DEVICE_ID_VIA_82C686
:
848 /* The VT82C686 is special, it attaches to PCI and can have
849 any device number. All its subdevices are functions of
850 that single device. */
851 via_vlink_dev_lo
= PCI_SLOT(dev
->devfn
);
852 via_vlink_dev_hi
= PCI_SLOT(dev
->devfn
);
854 case PCI_DEVICE_ID_VIA_8237
:
855 case PCI_DEVICE_ID_VIA_8237A
:
856 via_vlink_dev_lo
= 15;
858 case PCI_DEVICE_ID_VIA_8235
:
859 via_vlink_dev_lo
= 16;
861 case PCI_DEVICE_ID_VIA_8231
:
862 case PCI_DEVICE_ID_VIA_8233_0
:
863 case PCI_DEVICE_ID_VIA_8233A
:
864 case PCI_DEVICE_ID_VIA_8233C_0
:
865 via_vlink_dev_lo
= 17;
869 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_bridge
);
870 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, quirk_via_bridge
);
871 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233_0
, quirk_via_bridge
);
872 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233A
, quirk_via_bridge
);
873 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233C_0
, quirk_via_bridge
);
874 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_via_bridge
);
875 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_bridge
);
876 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237A
, quirk_via_bridge
);
879 * quirk_via_vlink - VIA VLink IRQ number update
882 * If the device we are dealing with is on a PIC IRQ we need to
883 * ensure that the IRQ line register which usually is not relevant
884 * for PCI cards, is actually written so that interrupts get sent
885 * to the right place.
886 * We only do this on systems where a VIA south bridge was detected,
887 * and only for VIA devices on the motherboard (see quirk_via_bridge
891 static void quirk_via_vlink(struct pci_dev
*dev
)
895 /* Check if we have VLink at all */
896 if (via_vlink_dev_lo
== -1)
901 /* Don't quirk interrupts outside the legacy IRQ range */
902 if (!new_irq
|| new_irq
> 15)
905 /* Internal device ? */
906 if (dev
->bus
->number
!= 0 || PCI_SLOT(dev
->devfn
) > via_vlink_dev_hi
||
907 PCI_SLOT(dev
->devfn
) < via_vlink_dev_lo
)
910 /* This is an internal VLink device on a PIC interrupt. The BIOS
911 ought to have set this but may not have, so we redo it */
913 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
914 if (new_irq
!= irq
) {
915 dev_info(&dev
->dev
, "VIA VLink IRQ fixup, from %d to %d\n",
917 udelay(15); /* unknown if delay really needed */
918 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, new_irq
);
921 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_via_vlink
);
924 * VIA VT82C598 has its device ID settable and many BIOSes
925 * set it to the ID of VT82C597 for backward compatibility.
926 * We need to switch it off to be able to recognize the real
929 static void __devinit
quirk_vt82c598_id(struct pci_dev
*dev
)
931 pci_write_config_byte(dev
, 0xfc, 0);
932 pci_read_config_word(dev
, PCI_DEVICE_ID
, &dev
->device
);
934 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_vt82c598_id
);
937 * CardBus controllers have a legacy base address that enables them
938 * to respond as i82365 pcmcia controllers. We don't want them to
939 * do this even if the Linux CardBus driver is not loaded, because
940 * the Linux i82365 driver does not (and should not) handle CardBus.
942 static void quirk_cardbus_legacy(struct pci_dev
*dev
)
944 pci_write_config_dword(dev
, PCI_CB_LEGACY_MODE_BASE
, 0);
946 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID
, PCI_ANY_ID
,
947 PCI_CLASS_BRIDGE_CARDBUS
, 8, quirk_cardbus_legacy
);
948 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID
, PCI_ANY_ID
,
949 PCI_CLASS_BRIDGE_CARDBUS
, 8, quirk_cardbus_legacy
);
952 * Following the PCI ordering rules is optional on the AMD762. I'm not
953 * sure what the designers were smoking but let's not inhale...
955 * To be fair to AMD, it follows the spec by default, its BIOS people
958 static void quirk_amd_ordering(struct pci_dev
*dev
)
961 pci_read_config_dword(dev
, 0x4C, &pcic
);
964 dev_warn(&dev
->dev
, "BIOS failed to enable PCI standards compliance; fixing this error\n");
965 pci_write_config_dword(dev
, 0x4C, pcic
);
966 pci_read_config_dword(dev
, 0x84, &pcic
);
967 pcic
|= (1<<23); /* Required in this mode */
968 pci_write_config_dword(dev
, 0x84, pcic
);
971 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
972 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
975 * DreamWorks provided workaround for Dunord I-3000 problem
977 * This card decodes and responds to addresses not apparently
978 * assigned to it. We force a larger allocation to ensure that
979 * nothing gets put too close to it.
981 static void __devinit
quirk_dunord ( struct pci_dev
* dev
)
983 struct resource
*r
= &dev
->resource
[1];
987 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD
, PCI_DEVICE_ID_DUNORD_I3000
, quirk_dunord
);
990 * i82380FB mobile docking controller: its PCI-to-PCI bridge
991 * is subtractive decoding (transparent), and does indicate this
992 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
995 static void __devinit
quirk_transparent_bridge(struct pci_dev
*dev
)
997 dev
->transparent
= 1;
999 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82380FB
, quirk_transparent_bridge
);
1000 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA
, 0x605, quirk_transparent_bridge
);
1003 * Common misconfiguration of the MediaGX/Geode PCI master that will
1004 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1005 * datasheets found at http://www.national.com/analog for info on what
1006 * these bits do. <christer@weinigel.se>
1008 static void quirk_mediagx_master(struct pci_dev
*dev
)
1011 pci_read_config_byte(dev
, 0x41, ®
);
1014 dev_info(&dev
->dev
, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg
);
1015 pci_write_config_byte(dev
, 0x41, reg
);
1018 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1019 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1022 * Ensure C0 rev restreaming is off. This is normally done by
1023 * the BIOS but in the odd case it is not the results are corruption
1024 * hence the presence of a Linux check
1026 static void quirk_disable_pxb(struct pci_dev
*pdev
)
1030 if (pdev
->revision
!= 0x04) /* Only C0 requires this */
1032 pci_read_config_word(pdev
, 0x40, &config
);
1033 if (config
& (1<<6)) {
1035 pci_write_config_word(pdev
, 0x40, config
);
1036 dev_info(&pdev
->dev
, "C0 revision 450NX. Disabling PCI restreaming\n");
1039 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1040 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1042 static void __devinit
quirk_amd_ide_mode(struct pci_dev
*pdev
)
1044 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1047 pci_read_config_byte(pdev
, PCI_CLASS_DEVICE
, &tmp
);
1049 pci_read_config_byte(pdev
, 0x40, &tmp
);
1050 pci_write_config_byte(pdev
, 0x40, tmp
|1);
1051 pci_write_config_byte(pdev
, 0x9, 1);
1052 pci_write_config_byte(pdev
, 0xa, 6);
1053 pci_write_config_byte(pdev
, 0x40, tmp
);
1055 pdev
->class = PCI_CLASS_STORAGE_SATA_AHCI
;
1056 dev_info(&pdev
->dev
, "set SATA to AHCI mode\n");
1059 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1060 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1061 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1062 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1063 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1064 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1067 * Serverworks CSB5 IDE does not fully support native mode
1069 static void __devinit
quirk_svwks_csb5ide(struct pci_dev
*pdev
)
1072 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1076 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1077 /* PCI layer will sort out resources */
1080 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, quirk_svwks_csb5ide
);
1083 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1085 static void __init
quirk_ide_samemode(struct pci_dev
*pdev
)
1089 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1091 if (((prog
& 1) && !(prog
& 4)) || ((prog
& 4) && !(prog
& 1))) {
1092 dev_info(&pdev
->dev
, "IDE mode mismatch; forcing legacy mode\n");
1095 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1098 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_10
, quirk_ide_samemode
);
1101 * Some ATA devices break if put into D3
1104 static void __devinit
quirk_no_ata_d3(struct pci_dev
*pdev
)
1106 pdev
->dev_flags
|= PCI_DEV_FLAGS_NO_D3
;
1108 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1109 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_ANY_ID
,
1110 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1111 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
,
1112 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1113 /* ALi loses some register settings that we cannot then restore */
1114 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
,
1115 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1116 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1117 occur when mode detecting */
1118 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
,
1119 PCI_CLASS_STORAGE_IDE
, 8, quirk_no_ata_d3
);
1121 /* This was originally an Alpha specific thing, but it really fits here.
1122 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1124 static void __init
quirk_eisa_bridge(struct pci_dev
*dev
)
1126 dev
->class = PCI_CLASS_BRIDGE_EISA
<< 8;
1128 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82375
, quirk_eisa_bridge
);
1132 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1133 * is not activated. The myth is that Asus said that they do not want the
1134 * users to be irritated by just another PCI Device in the Win98 device
1135 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1136 * package 2.7.0 for details)
1138 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1139 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1140 * becomes necessary to do this tweak in two steps -- the chosen trigger
1141 * is either the Host bridge (preferred) or on-board VGA controller.
1143 * Note that we used to unhide the SMBus that way on Toshiba laptops
1144 * (Satellite A40 and Tecra M2) but then found that the thermal management
1145 * was done by SMM code, which could cause unsynchronized concurrent
1146 * accesses to the SMBus registers, with potentially bad effects. Thus you
1147 * should be very careful when adding new entries: if SMM is accessing the
1148 * Intel SMBus, this is a very good reason to leave it hidden.
1150 * Likewise, many recent laptops use ACPI for thermal management. If the
1151 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1152 * natively, and keeping the SMBus hidden is the right thing to do. If you
1153 * are about to add an entry in the table below, please first disassemble
1154 * the DSDT and double-check that there is no code accessing the SMBus.
1156 static int asus_hides_smbus
;
1158 static void __init
asus_hides_smbus_hostbridge(struct pci_dev
*dev
)
1160 if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1161 if (dev
->device
== PCI_DEVICE_ID_INTEL_82845_HB
)
1162 switch(dev
->subsystem_device
) {
1163 case 0x8025: /* P4B-LX */
1164 case 0x8070: /* P4B */
1165 case 0x8088: /* P4B533 */
1166 case 0x1626: /* L3C notebook */
1167 asus_hides_smbus
= 1;
1169 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82845G_HB
)
1170 switch(dev
->subsystem_device
) {
1171 case 0x80b1: /* P4GE-V */
1172 case 0x80b2: /* P4PE */
1173 case 0x8093: /* P4B533-V */
1174 asus_hides_smbus
= 1;
1176 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82850_HB
)
1177 switch(dev
->subsystem_device
) {
1178 case 0x8030: /* P4T533 */
1179 asus_hides_smbus
= 1;
1181 else if (dev
->device
== PCI_DEVICE_ID_INTEL_7205_0
)
1182 switch (dev
->subsystem_device
) {
1183 case 0x8070: /* P4G8X Deluxe */
1184 asus_hides_smbus
= 1;
1186 else if (dev
->device
== PCI_DEVICE_ID_INTEL_E7501_MCH
)
1187 switch (dev
->subsystem_device
) {
1188 case 0x80c9: /* PU-DLS */
1189 asus_hides_smbus
= 1;
1191 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855GM_HB
)
1192 switch (dev
->subsystem_device
) {
1193 case 0x1751: /* M2N notebook */
1194 case 0x1821: /* M5N notebook */
1195 case 0x1897: /* A6L notebook */
1196 asus_hides_smbus
= 1;
1198 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1199 switch (dev
->subsystem_device
) {
1200 case 0x184b: /* W1N notebook */
1201 case 0x186a: /* M6Ne notebook */
1202 asus_hides_smbus
= 1;
1204 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1205 switch (dev
->subsystem_device
) {
1206 case 0x80f2: /* P4P800-X */
1207 asus_hides_smbus
= 1;
1209 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82915GM_HB
)
1210 switch (dev
->subsystem_device
) {
1211 case 0x1882: /* M6V notebook */
1212 case 0x1977: /* A6VA notebook */
1213 asus_hides_smbus
= 1;
1215 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_HP
)) {
1216 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1217 switch(dev
->subsystem_device
) {
1218 case 0x088C: /* HP Compaq nc8000 */
1219 case 0x0890: /* HP Compaq nc6000 */
1220 asus_hides_smbus
= 1;
1222 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1223 switch (dev
->subsystem_device
) {
1224 case 0x12bc: /* HP D330L */
1225 case 0x12bd: /* HP D530 */
1226 case 0x006a: /* HP Compaq nx9500 */
1227 asus_hides_smbus
= 1;
1229 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82875_HB
)
1230 switch (dev
->subsystem_device
) {
1231 case 0x12bf: /* HP xw4100 */
1232 asus_hides_smbus
= 1;
1234 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_SAMSUNG
)) {
1235 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1236 switch(dev
->subsystem_device
) {
1237 case 0xC00C: /* Samsung P35 notebook */
1238 asus_hides_smbus
= 1;
1240 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_COMPAQ
)) {
1241 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1242 switch(dev
->subsystem_device
) {
1243 case 0x0058: /* Compaq Evo N620c */
1244 asus_hides_smbus
= 1;
1246 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82810_IG3
)
1247 switch(dev
->subsystem_device
) {
1248 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1249 /* Motherboard doesn't have Host bridge
1250 * subvendor/subdevice IDs, therefore checking
1251 * its on-board VGA controller */
1252 asus_hides_smbus
= 1;
1254 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82801DB_2
)
1255 switch(dev
->subsystem_device
) {
1256 case 0x00b8: /* Compaq Evo D510 CMT */
1257 case 0x00b9: /* Compaq Evo D510 SFF */
1258 case 0x00ba: /* Compaq Evo D510 USDT */
1259 /* Motherboard doesn't have Host bridge
1260 * subvendor/subdevice IDs and on-board VGA
1261 * controller is disabled if an AGP card is
1262 * inserted, therefore checking USB UHCI
1264 asus_hides_smbus
= 1;
1266 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82815_CGC
)
1267 switch (dev
->subsystem_device
) {
1268 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1269 /* Motherboard doesn't have host bridge
1270 * subvendor/subdevice IDs, therefore checking
1271 * its on-board VGA controller */
1272 asus_hides_smbus
= 1;
1276 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845_HB
, asus_hides_smbus_hostbridge
);
1277 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845G_HB
, asus_hides_smbus_hostbridge
);
1278 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82850_HB
, asus_hides_smbus_hostbridge
);
1279 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
, asus_hides_smbus_hostbridge
);
1280 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
, asus_hides_smbus_hostbridge
);
1281 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_7205_0
, asus_hides_smbus_hostbridge
);
1282 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7501_MCH
, asus_hides_smbus_hostbridge
);
1283 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855PM_HB
, asus_hides_smbus_hostbridge
);
1284 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855GM_HB
, asus_hides_smbus_hostbridge
);
1285 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82915GM_HB
, asus_hides_smbus_hostbridge
);
1287 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82810_IG3
, asus_hides_smbus_hostbridge
);
1288 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_2
, asus_hides_smbus_hostbridge
);
1289 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82815_CGC
, asus_hides_smbus_hostbridge
);
1291 static void asus_hides_smbus_lpc(struct pci_dev
*dev
)
1295 if (likely(!asus_hides_smbus
))
1298 pci_read_config_word(dev
, 0xF2, &val
);
1300 pci_write_config_word(dev
, 0xF2, val
& (~0x8));
1301 pci_read_config_word(dev
, 0xF2, &val
);
1303 dev_info(&dev
->dev
, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val
);
1305 dev_info(&dev
->dev
, "Enabled i801 SMBus device\n");
1308 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1310 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1311 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1312 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1313 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1314 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1315 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1316 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1317 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1318 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1319 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1320 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1321 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1323 /* It appears we just have one such device. If not, we have a warning */
1324 static void __iomem
*asus_rcba_base
;
1325 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev
*dev
)
1329 if (likely(!asus_hides_smbus
))
1331 WARN_ON(asus_rcba_base
);
1333 pci_read_config_dword(dev
, 0xF0, &rcba
);
1334 /* use bits 31:14, 16 kB aligned */
1335 asus_rcba_base
= ioremap_nocache(rcba
& 0xFFFFC000, 0x4000);
1336 if (asus_rcba_base
== NULL
)
1340 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev
*dev
)
1344 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1346 /* read the Function Disable register, dword mode only */
1347 val
= readl(asus_rcba_base
+ 0x3418);
1348 writel(val
& 0xFFFFFFF7, asus_rcba_base
+ 0x3418); /* enable the SMBus device */
1351 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev
*dev
)
1353 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1355 iounmap(asus_rcba_base
);
1356 asus_rcba_base
= NULL
;
1357 dev_info(&dev
->dev
, "Enabled ICH6/i801 SMBus device\n");
1360 static void asus_hides_smbus_lpc_ich6(struct pci_dev
*dev
)
1362 asus_hides_smbus_lpc_ich6_suspend(dev
);
1363 asus_hides_smbus_lpc_ich6_resume_early(dev
);
1364 asus_hides_smbus_lpc_ich6_resume(dev
);
1366 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6
);
1367 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_suspend
);
1368 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume
);
1369 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume_early
);
1372 * SiS 96x south bridge: BIOS typically hides SMBus device...
1374 static void quirk_sis_96x_smbus(struct pci_dev
*dev
)
1377 pci_read_config_byte(dev
, 0x77, &val
);
1379 dev_info(&dev
->dev
, "Enabling SiS 96x SMBus\n");
1380 pci_write_config_byte(dev
, 0x77, val
& ~0x10);
1383 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1384 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1385 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1386 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1387 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1388 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1389 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1390 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1393 * ... This is further complicated by the fact that some SiS96x south
1394 * bridges pretend to be 85C503/5513 instead. In that case see if we
1395 * spotted a compatible north bridge to make sure.
1396 * (pci_find_device doesn't work yet)
1398 * We can also enable the sis96x bit in the discovery register..
1400 #define SIS_DETECT_REGISTER 0x40
1402 static void quirk_sis_503(struct pci_dev
*dev
)
1407 pci_read_config_byte(dev
, SIS_DETECT_REGISTER
, ®
);
1408 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
| (1 << 6));
1409 pci_read_config_word(dev
, PCI_DEVICE_ID
, &devid
);
1410 if (((devid
& 0xfff0) != 0x0960) && (devid
!= 0x0018)) {
1411 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
);
1416 * Ok, it now shows up as a 96x.. run the 96x quirk by
1417 * hand in case it has already been processed.
1418 * (depends on link order, which is apparently not guaranteed)
1420 dev
->device
= devid
;
1421 quirk_sis_96x_smbus(dev
);
1423 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1424 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1428 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1429 * and MC97 modem controller are disabled when a second PCI soundcard is
1430 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1433 static void asus_hides_ac97_lpc(struct pci_dev
*dev
)
1436 int asus_hides_ac97
= 0;
1438 if (likely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1439 if (dev
->device
== PCI_DEVICE_ID_VIA_8237
)
1440 asus_hides_ac97
= 1;
1443 if (!asus_hides_ac97
)
1446 pci_read_config_byte(dev
, 0x50, &val
);
1448 pci_write_config_byte(dev
, 0x50, val
& (~0xc0));
1449 pci_read_config_byte(dev
, 0x50, &val
);
1451 dev_info(&dev
->dev
, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val
);
1453 dev_info(&dev
->dev
, "Enabled onboard AC97/MC97 devices\n");
1456 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1457 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1459 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1462 * If we are using libata we can drive this chip properly but must
1463 * do this early on to make the additional device appear during
1466 static void quirk_jmicron_ata(struct pci_dev
*pdev
)
1468 u32 conf1
, conf5
, class;
1471 /* Only poke fn 0 */
1472 if (PCI_FUNC(pdev
->devfn
))
1475 pci_read_config_dword(pdev
, 0x40, &conf1
);
1476 pci_read_config_dword(pdev
, 0x80, &conf5
);
1478 conf1
&= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1479 conf5
&= ~(1 << 24); /* Clear bit 24 */
1481 switch (pdev
->device
) {
1482 case PCI_DEVICE_ID_JMICRON_JMB360
: /* SATA single port */
1483 case PCI_DEVICE_ID_JMICRON_JMB362
: /* SATA dual ports */
1484 case PCI_DEVICE_ID_JMICRON_JMB364
: /* SATA dual ports */
1485 /* The controller should be in single function ahci mode */
1486 conf1
|= 0x0002A100; /* Set 8, 13, 15, 17 */
1489 case PCI_DEVICE_ID_JMICRON_JMB365
:
1490 case PCI_DEVICE_ID_JMICRON_JMB366
:
1491 /* Redirect IDE second PATA port to the right spot */
1494 case PCI_DEVICE_ID_JMICRON_JMB361
:
1495 case PCI_DEVICE_ID_JMICRON_JMB363
:
1496 case PCI_DEVICE_ID_JMICRON_JMB369
:
1497 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1498 /* Set the class codes correctly and then direct IDE 0 */
1499 conf1
|= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1502 case PCI_DEVICE_ID_JMICRON_JMB368
:
1503 /* The controller should be in single function IDE mode */
1504 conf1
|= 0x00C00000; /* Set 22, 23 */
1508 pci_write_config_dword(pdev
, 0x40, conf1
);
1509 pci_write_config_dword(pdev
, 0x80, conf5
);
1511 /* Update pdev accordingly */
1512 pci_read_config_byte(pdev
, PCI_HEADER_TYPE
, &hdr
);
1513 pdev
->hdr_type
= hdr
& 0x7f;
1514 pdev
->multifunction
= !!(hdr
& 0x80);
1516 pci_read_config_dword(pdev
, PCI_CLASS_REVISION
, &class);
1517 pdev
->class = class >> 8;
1519 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1520 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1521 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB362
, quirk_jmicron_ata
);
1522 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1523 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB364
, quirk_jmicron_ata
);
1524 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1525 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1526 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1527 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB369
, quirk_jmicron_ata
);
1528 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1529 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1530 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB362
, quirk_jmicron_ata
);
1531 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1532 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB364
, quirk_jmicron_ata
);
1533 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1534 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1535 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1536 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB369
, quirk_jmicron_ata
);
1540 #ifdef CONFIG_X86_IO_APIC
1541 static void __init
quirk_alder_ioapic(struct pci_dev
*pdev
)
1545 if ((pdev
->class >> 8) != 0xff00)
1548 /* the first BAR is the location of the IO APIC...we must
1549 * not touch this (and it's already covered by the fixmap), so
1550 * forcibly insert it into the resource tree */
1551 if (pci_resource_start(pdev
, 0) && pci_resource_len(pdev
, 0))
1552 insert_resource(&iomem_resource
, &pdev
->resource
[0]);
1554 /* The next five BARs all seem to be rubbish, so just clean
1556 for (i
=1; i
< 6; i
++) {
1557 memset(&pdev
->resource
[i
], 0, sizeof(pdev
->resource
[i
]));
1561 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_EESSC
, quirk_alder_ioapic
);
1564 static void __devinit
quirk_pcie_mch(struct pci_dev
*pdev
)
1569 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7520_MCH
, quirk_pcie_mch
);
1570 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7320_MCH
, quirk_pcie_mch
);
1571 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7525_MCH
, quirk_pcie_mch
);
1575 * It's possible for the MSI to get corrupted if shpc and acpi
1576 * are used together on certain PXH-based systems.
1578 static void __devinit
quirk_pcie_pxh(struct pci_dev
*dev
)
1582 dev_warn(&dev
->dev
, "PXH quirk detected; SHPC device MSI disabled\n");
1584 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_0
, quirk_pcie_pxh
);
1585 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_1
, quirk_pcie_pxh
);
1586 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_pcie_pxh
);
1587 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_pcie_pxh
);
1588 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_pcie_pxh
);
1591 * Some Intel PCI Express chipsets have trouble with downstream
1592 * device power management.
1594 static void quirk_intel_pcie_pm(struct pci_dev
* dev
)
1596 pci_pm_d3_delay
= 120;
1600 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_pcie_pm
);
1601 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_pcie_pm
);
1602 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_pcie_pm
);
1603 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_pcie_pm
);
1604 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_pcie_pm
);
1605 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_pcie_pm
);
1606 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_pcie_pm
);
1607 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_pcie_pm
);
1608 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_pcie_pm
);
1609 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_pcie_pm
);
1610 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2601, quirk_intel_pcie_pm
);
1611 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2602, quirk_intel_pcie_pm
);
1612 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2603, quirk_intel_pcie_pm
);
1613 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2604, quirk_intel_pcie_pm
);
1614 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2605, quirk_intel_pcie_pm
);
1615 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2606, quirk_intel_pcie_pm
);
1616 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2607, quirk_intel_pcie_pm
);
1617 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2608, quirk_intel_pcie_pm
);
1618 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2609, quirk_intel_pcie_pm
);
1619 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260a, quirk_intel_pcie_pm
);
1620 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260b, quirk_intel_pcie_pm
);
1622 #ifdef CONFIG_X86_IO_APIC
1624 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1625 * remap the original interrupt in the linux kernel to the boot interrupt, so
1626 * that a PCI device's interrupt handler is installed on the boot interrupt
1629 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev
*dev
)
1631 if (noioapicquirk
|| noioapicreroute
)
1634 dev
->irq_reroute_variant
= INTEL_IRQ_REROUTE_VARIANT
;
1635 dev_info(&dev
->dev
, "rerouting interrupts for [%04x:%04x]\n",
1636 dev
->vendor
, dev
->device
);
1638 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1639 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1640 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1641 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1642 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1643 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1644 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1645 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1646 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1647 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1648 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1649 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1650 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1651 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1652 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1653 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1656 * On some chipsets we can disable the generation of legacy INTx boot
1661 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1662 * 300641-004US, section 5.7.3.
1664 #define INTEL_6300_IOAPIC_ABAR 0x40
1665 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1667 static void quirk_disable_intel_boot_interrupt(struct pci_dev
*dev
)
1669 u16 pci_config_word
;
1674 pci_read_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, &pci_config_word
);
1675 pci_config_word
|= INTEL_6300_DISABLE_BOOT_IRQ
;
1676 pci_write_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, pci_config_word
);
1678 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1679 dev
->vendor
, dev
->device
);
1681 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1682 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1685 * disable boot interrupts on HT-1000
1687 #define BC_HT1000_FEATURE_REG 0x64
1688 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1689 #define BC_HT1000_MAP_IDX 0xC00
1690 #define BC_HT1000_MAP_DATA 0xC01
1692 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev
*dev
)
1694 u32 pci_config_dword
;
1700 pci_read_config_dword(dev
, BC_HT1000_FEATURE_REG
, &pci_config_dword
);
1701 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
|
1702 BC_HT1000_PIC_REGS_ENABLE
);
1704 for (irq
= 0x10; irq
< 0x10 + 32; irq
++) {
1705 outb(irq
, BC_HT1000_MAP_IDX
);
1706 outb(0x00, BC_HT1000_MAP_DATA
);
1709 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
);
1711 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1712 dev
->vendor
, dev
->device
);
1714 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1715 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1718 * disable boot interrupts on AMD and ATI chipsets
1721 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1722 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1723 * (due to an erratum).
1725 #define AMD_813X_MISC 0x40
1726 #define AMD_813X_NOIOAMODE (1<<0)
1727 #define AMD_813X_REV_B1 0x12
1728 #define AMD_813X_REV_B2 0x13
1730 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev
*dev
)
1732 u32 pci_config_dword
;
1736 if ((dev
->revision
== AMD_813X_REV_B1
) ||
1737 (dev
->revision
== AMD_813X_REV_B2
))
1740 pci_read_config_dword(dev
, AMD_813X_MISC
, &pci_config_dword
);
1741 pci_config_dword
&= ~AMD_813X_NOIOAMODE
;
1742 pci_write_config_dword(dev
, AMD_813X_MISC
, pci_config_dword
);
1744 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1745 dev
->vendor
, dev
->device
);
1747 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1748 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1749 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1750 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1752 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1754 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev
*dev
)
1756 u16 pci_config_word
;
1761 pci_read_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, &pci_config_word
);
1762 if (!pci_config_word
) {
1763 dev_info(&dev
->dev
, "boot interrupts on device [%04x:%04x] "
1764 "already disabled\n", dev
->vendor
, dev
->device
);
1767 pci_write_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, 0);
1768 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1769 dev
->vendor
, dev
->device
);
1771 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1772 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1773 #endif /* CONFIG_X86_IO_APIC */
1776 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1777 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1778 * Re-allocate the region if needed...
1780 static void __init
quirk_tc86c001_ide(struct pci_dev
*dev
)
1782 struct resource
*r
= &dev
->resource
[0];
1784 if (r
->start
& 0x8) {
1789 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2
,
1790 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE
,
1791 quirk_tc86c001_ide
);
1793 static void __devinit
quirk_netmos(struct pci_dev
*dev
)
1795 unsigned int num_parallel
= (dev
->subsystem_device
& 0xf0) >> 4;
1796 unsigned int num_serial
= dev
->subsystem_device
& 0xf;
1799 * These Netmos parts are multiport serial devices with optional
1800 * parallel ports. Even when parallel ports are present, they
1801 * are identified as class SERIAL, which means the serial driver
1802 * will claim them. To prevent this, mark them as class OTHER.
1803 * These combo devices should be claimed by parport_serial.
1805 * The subdevice ID is of the form 0x00PS, where <P> is the number
1806 * of parallel ports and <S> is the number of serial ports.
1808 switch (dev
->device
) {
1809 case PCI_DEVICE_ID_NETMOS_9835
:
1810 /* Well, this rule doesn't hold for the following 9835 device */
1811 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_IBM
&&
1812 dev
->subsystem_device
== 0x0299)
1814 case PCI_DEVICE_ID_NETMOS_9735
:
1815 case PCI_DEVICE_ID_NETMOS_9745
:
1816 case PCI_DEVICE_ID_NETMOS_9845
:
1817 case PCI_DEVICE_ID_NETMOS_9855
:
1819 dev_info(&dev
->dev
, "Netmos %04x (%u parallel, "
1820 "%u serial); changing class SERIAL to OTHER "
1821 "(use parport_serial)\n",
1822 dev
->device
, num_parallel
, num_serial
);
1823 dev
->class = (PCI_CLASS_COMMUNICATION_OTHER
<< 8) |
1824 (dev
->class & 0xff);
1828 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS
, PCI_ANY_ID
,
1829 PCI_CLASS_COMMUNICATION_SERIAL
, 8, quirk_netmos
);
1831 static void __devinit
quirk_e100_interrupt(struct pci_dev
*dev
)
1838 switch (dev
->device
) {
1839 /* PCI IDs taken from drivers/net/e100.c */
1841 case 0x1030 ... 0x1034:
1842 case 0x1038 ... 0x103E:
1843 case 0x1050 ... 0x1057:
1845 case 0x1064 ... 0x106B:
1846 case 0x1091 ... 0x1095:
1859 * Some firmware hands off the e100 with interrupts enabled,
1860 * which can cause a flood of interrupts if packets are
1861 * received before the driver attaches to the device. So
1862 * disable all e100 interrupts here. The driver will
1863 * re-enable them when it's ready.
1865 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
1867 if (!(command
& PCI_COMMAND_MEMORY
) || !pci_resource_start(dev
, 0))
1871 * Check that the device is in the D0 power state. If it's not,
1872 * there is no point to look any further.
1874 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
1876 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &pmcsr
);
1877 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) != PCI_D0
)
1881 /* Convert from PCI bus to resource space. */
1882 csr
= ioremap(pci_resource_start(dev
, 0), 8);
1884 dev_warn(&dev
->dev
, "Can't map e100 registers\n");
1888 cmd_hi
= readb(csr
+ 3);
1890 dev_warn(&dev
->dev
, "Firmware left e100 interrupts enabled; "
1897 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
1898 PCI_CLASS_NETWORK_ETHERNET
, 8, quirk_e100_interrupt
);
1901 * The 82575 and 82598 may experience data corruption issues when transitioning
1902 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1904 static void __devinit
quirk_disable_aspm_l0s(struct pci_dev
*dev
)
1906 dev_info(&dev
->dev
, "Disabling L0s\n");
1907 pci_disable_link_state(dev
, PCIE_LINK_STATE_L0S
);
1909 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a7, quirk_disable_aspm_l0s
);
1910 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a9, quirk_disable_aspm_l0s
);
1911 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10b6, quirk_disable_aspm_l0s
);
1912 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c6, quirk_disable_aspm_l0s
);
1913 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c7, quirk_disable_aspm_l0s
);
1914 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c8, quirk_disable_aspm_l0s
);
1915 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10d6, quirk_disable_aspm_l0s
);
1916 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10db, quirk_disable_aspm_l0s
);
1917 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10dd, quirk_disable_aspm_l0s
);
1918 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10e1, quirk_disable_aspm_l0s
);
1919 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10ec, quirk_disable_aspm_l0s
);
1920 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f1, quirk_disable_aspm_l0s
);
1921 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f4, quirk_disable_aspm_l0s
);
1922 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1508, quirk_disable_aspm_l0s
);
1924 static void __devinit
fixup_rev1_53c810(struct pci_dev
* dev
)
1926 /* rev 1 ncr53c810 chips don't set the class at all which means
1927 * they don't get their resources remapped. Fix that here.
1930 if (dev
->class == PCI_CLASS_NOT_DEFINED
) {
1931 dev_info(&dev
->dev
, "NCR 53c810 rev 1 detected; setting PCI class\n");
1932 dev
->class = PCI_CLASS_STORAGE_SCSI
;
1935 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR
, PCI_DEVICE_ID_NCR_53C810
, fixup_rev1_53c810
);
1937 /* Enable 1k I/O space granularity on the Intel P64H2 */
1938 static void __devinit
quirk_p64h2_1k_io(struct pci_dev
*dev
)
1941 u8 io_base_lo
, io_limit_lo
;
1942 unsigned long base
, limit
;
1943 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1945 pci_read_config_word(dev
, 0x40, &en1k
);
1948 dev_info(&dev
->dev
, "Enable I/O Space to 1KB granularity\n");
1950 pci_read_config_byte(dev
, PCI_IO_BASE
, &io_base_lo
);
1951 pci_read_config_byte(dev
, PCI_IO_LIMIT
, &io_limit_lo
);
1952 base
= (io_base_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1953 limit
= (io_limit_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1955 if (base
<= limit
) {
1957 res
->end
= limit
+ 0x3ff;
1961 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io
);
1963 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1964 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1965 * in drivers/pci/setup-bus.c
1967 static void __devinit
quirk_p64h2_1k_io_fix_iobl(struct pci_dev
*dev
)
1969 u16 en1k
, iobl_adr
, iobl_adr_1k
;
1970 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1972 pci_read_config_word(dev
, 0x40, &en1k
);
1975 pci_read_config_word(dev
, PCI_IO_BASE
, &iobl_adr
);
1977 iobl_adr_1k
= iobl_adr
| (res
->start
>> 8) | (res
->end
& 0xfc00);
1979 if (iobl_adr
!= iobl_adr_1k
) {
1980 dev_info(&dev
->dev
, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
1981 iobl_adr
,iobl_adr_1k
);
1982 pci_write_config_word(dev
, PCI_IO_BASE
, iobl_adr_1k
);
1986 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io_fix_iobl
);
1988 /* Under some circumstances, AER is not linked with extended capabilities.
1989 * Force it to be linked by setting the corresponding control bit in the
1992 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev
*dev
)
1995 if (pci_read_config_byte(dev
, 0xf41, &b
) == 0) {
1997 pci_write_config_byte(dev
, 0xf41, b
| 0x20);
1999 "Linking AER extended capability\n");
2003 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2004 quirk_nvidia_ck804_pcie_aer_ext_cap
);
2005 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2006 quirk_nvidia_ck804_pcie_aer_ext_cap
);
2008 static void __devinit
quirk_via_cx700_pci_parking_caching(struct pci_dev
*dev
)
2011 * Disable PCI Bus Parking and PCI Master read caching on CX700
2012 * which causes unspecified timing errors with a VT6212L on the PCI
2013 * bus leading to USB2.0 packet loss.
2015 * This quirk is only enabled if a second (on the external PCI bus)
2016 * VT6212L is found -- the CX700 core itself also contains a USB
2017 * host controller with the same PCI ID as the VT6212L.
2020 /* Count VT6212L instances */
2021 struct pci_dev
*p
= pci_get_device(PCI_VENDOR_ID_VIA
,
2022 PCI_DEVICE_ID_VIA_8235_USB_2
, NULL
);
2025 /* p should contain the first (internal) VT6212L -- see if we have
2026 an external one by searching again */
2027 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235_USB_2
, p
);
2032 if (pci_read_config_byte(dev
, 0x76, &b
) == 0) {
2034 /* Turn off PCI Bus Parking */
2035 pci_write_config_byte(dev
, 0x76, b
^ 0x40);
2038 "Disabling VIA CX700 PCI parking\n");
2042 if (pci_read_config_byte(dev
, 0x72, &b
) == 0) {
2044 /* Turn off PCI Master read caching */
2045 pci_write_config_byte(dev
, 0x72, 0x0);
2047 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2048 pci_write_config_byte(dev
, 0x75, 0x1);
2050 /* Disable "Read FIFO Timer" */
2051 pci_write_config_byte(dev
, 0x77, 0x0);
2054 "Disabling VIA CX700 PCI caching\n");
2058 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, 0x324e, quirk_via_cx700_pci_parking_caching
);
2061 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2062 * VPD end tag will hang the device. This problem was initially
2063 * observed when a vpd entry was created in sysfs
2064 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2065 * will dump 32k of data. Reading a full 32k will cause an access
2066 * beyond the VPD end tag causing the device to hang. Once the device
2067 * is hung, the bnx2 driver will not be able to reset the device.
2068 * We believe that it is legal to read beyond the end tag and
2069 * therefore the solution is to limit the read/write length.
2071 static void __devinit
quirk_brcm_570x_limit_vpd(struct pci_dev
*dev
)
2074 * Only disable the VPD capability for 5706, 5706S, 5708,
2075 * 5708S and 5709 rev. A
2077 if ((dev
->device
== PCI_DEVICE_ID_NX2_5706
) ||
2078 (dev
->device
== PCI_DEVICE_ID_NX2_5706S
) ||
2079 (dev
->device
== PCI_DEVICE_ID_NX2_5708
) ||
2080 (dev
->device
== PCI_DEVICE_ID_NX2_5708S
) ||
2081 ((dev
->device
== PCI_DEVICE_ID_NX2_5709
) &&
2082 (dev
->revision
& 0xf0) == 0x0)) {
2084 dev
->vpd
->len
= 0x80;
2088 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2089 PCI_DEVICE_ID_NX2_5706
,
2090 quirk_brcm_570x_limit_vpd
);
2091 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2092 PCI_DEVICE_ID_NX2_5706S
,
2093 quirk_brcm_570x_limit_vpd
);
2094 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2095 PCI_DEVICE_ID_NX2_5708
,
2096 quirk_brcm_570x_limit_vpd
);
2097 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2098 PCI_DEVICE_ID_NX2_5708S
,
2099 quirk_brcm_570x_limit_vpd
);
2100 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2101 PCI_DEVICE_ID_NX2_5709
,
2102 quirk_brcm_570x_limit_vpd
);
2103 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2104 PCI_DEVICE_ID_NX2_5709S
,
2105 quirk_brcm_570x_limit_vpd
);
2107 static void __devinit
quirk_brcm_5719_limit_mrrs(struct pci_dev
*dev
)
2111 pci_read_config_dword(dev
, 0xf4, &rev
);
2113 /* Only CAP the MRRS if the device is a 5719 A0 */
2114 if (rev
== 0x05719000) {
2115 int readrq
= pcie_get_readrq(dev
);
2117 pcie_set_readrq(dev
, 2048);
2121 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM
,
2122 PCI_DEVICE_ID_TIGON3_5719
,
2123 quirk_brcm_5719_limit_mrrs
);
2125 /* Originally in EDAC sources for i82875P:
2126 * Intel tells BIOS developers to hide device 6 which
2127 * configures the overflow device access containing
2128 * the DRBs - this is where we expose device 6.
2129 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2131 static void __devinit
quirk_unhide_mch_dev6(struct pci_dev
*dev
)
2135 if (pci_read_config_byte(dev
, 0xF4, ®
) == 0 && !(reg
& 0x02)) {
2136 dev_info(&dev
->dev
, "Enabling MCH 'Overflow' Device\n");
2137 pci_write_config_byte(dev
, 0xF4, reg
| 0x02);
2141 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
,
2142 quirk_unhide_mch_dev6
);
2143 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
,
2144 quirk_unhide_mch_dev6
);
2148 * The Tilera TILEmpower platform needs to set the link speed
2149 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2150 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2151 * capability register of the PEX8624 PCIe switch. The switch
2152 * supports link speed auto negotiation, but falsely sets
2153 * the link speed to 5GT/s.
2155 static void __devinit
quirk_tile_plx_gen1(struct pci_dev
*dev
)
2157 if (tile_plx_gen1
) {
2158 pci_write_config_dword(dev
, 0x98, 0x1);
2162 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX
, 0x8624, quirk_tile_plx_gen1
);
2163 #endif /* CONFIG_TILE */
2165 #ifdef CONFIG_PCI_MSI
2166 /* Some chipsets do not support MSI. We cannot easily rely on setting
2167 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2168 * some other busses controlled by the chipset even if Linux is not
2169 * aware of it. Instead of setting the flag on all busses in the
2170 * machine, simply disable MSI globally.
2172 static void __init
quirk_disable_all_msi(struct pci_dev
*dev
)
2175 dev_warn(&dev
->dev
, "MSI quirk detected; MSI disabled\n");
2177 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE
, quirk_disable_all_msi
);
2178 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS400_200
, quirk_disable_all_msi
);
2179 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS480
, quirk_disable_all_msi
);
2180 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3336
, quirk_disable_all_msi
);
2181 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3351
, quirk_disable_all_msi
);
2182 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3364
, quirk_disable_all_msi
);
2183 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8380_0
, quirk_disable_all_msi
);
2185 /* Disable MSI on chipsets that are known to not support it */
2186 static void __devinit
quirk_disable_msi(struct pci_dev
*dev
)
2188 if (dev
->subordinate
) {
2189 dev_warn(&dev
->dev
, "MSI quirk detected; "
2190 "subordinate MSI disabled\n");
2191 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2194 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_msi
);
2195 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, 0xa238, quirk_disable_msi
);
2196 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x5a3f, quirk_disable_msi
);
2199 * The APC bridge device in AMD 780 family northbridges has some random
2200 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2201 * we use the possible vendor/device IDs of the host bridge for the
2202 * declared quirk, and search for the APC bridge by slot number.
2204 static void __devinit
quirk_amd_780_apc_msi(struct pci_dev
*host_bridge
)
2206 struct pci_dev
*apc_bridge
;
2208 apc_bridge
= pci_get_slot(host_bridge
->bus
, PCI_DEVFN(1, 0));
2210 if (apc_bridge
->device
== 0x9602)
2211 quirk_disable_msi(apc_bridge
);
2212 pci_dev_put(apc_bridge
);
2215 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x9600, quirk_amd_780_apc_msi
);
2216 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, 0x9601, quirk_amd_780_apc_msi
);
2218 /* Go through the list of Hypertransport capabilities and
2219 * return 1 if a HT MSI capability is found and enabled */
2220 static int __devinit
msi_ht_cap_enabled(struct pci_dev
*dev
)
2224 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2225 while (pos
&& ttl
--) {
2228 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2231 dev_info(&dev
->dev
, "Found %s HT MSI Mapping\n",
2232 flags
& HT_MSI_FLAGS_ENABLE
?
2233 "enabled" : "disabled");
2234 return (flags
& HT_MSI_FLAGS_ENABLE
) != 0;
2237 pos
= pci_find_next_ht_capability(dev
, pos
,
2238 HT_CAPTYPE_MSI_MAPPING
);
2243 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2244 static void __devinit
quirk_msi_ht_cap(struct pci_dev
*dev
)
2246 if (dev
->subordinate
&& !msi_ht_cap_enabled(dev
)) {
2247 dev_warn(&dev
->dev
, "MSI quirk detected; "
2248 "subordinate MSI disabled\n");
2249 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2252 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE
,
2255 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2256 * MSI are supported if the MSI capability set in any of these mappings.
2258 static void __devinit
quirk_nvidia_ck804_msi_ht_cap(struct pci_dev
*dev
)
2260 struct pci_dev
*pdev
;
2262 if (!dev
->subordinate
)
2265 /* check HT MSI cap on this chipset and the root one.
2266 * a single one having MSI is enough to be sure that MSI are supported.
2268 pdev
= pci_get_slot(dev
->bus
, 0);
2271 if (!msi_ht_cap_enabled(dev
) && !msi_ht_cap_enabled(pdev
)) {
2272 dev_warn(&dev
->dev
, "MSI quirk detected; "
2273 "subordinate MSI disabled\n");
2274 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2278 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2279 quirk_nvidia_ck804_msi_ht_cap
);
2281 /* Force enable MSI mapping capability on HT bridges */
2282 static void __devinit
ht_enable_msi_mapping(struct pci_dev
*dev
)
2286 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2287 while (pos
&& ttl
--) {
2290 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2292 dev_info(&dev
->dev
, "Enabling HT MSI Mapping\n");
2294 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2295 flags
| HT_MSI_FLAGS_ENABLE
);
2297 pos
= pci_find_next_ht_capability(dev
, pos
,
2298 HT_CAPTYPE_MSI_MAPPING
);
2301 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS
,
2302 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB
,
2303 ht_enable_msi_mapping
);
2305 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
,
2306 ht_enable_msi_mapping
);
2308 /* The P5N32-SLI motherboards from Asus have a problem with msi
2309 * for the MCP55 NIC. It is not yet determined whether the msi problem
2310 * also affects other devices. As for now, turn off msi for this device.
2312 static void __devinit
nvenet_msi_disable(struct pci_dev
*dev
)
2314 const char *board_name
= dmi_get_system_info(DMI_BOARD_NAME
);
2317 (strstr(board_name
, "P5N32-SLI PREMIUM") ||
2318 strstr(board_name
, "P5N32-E SLI"))) {
2320 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2324 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2325 PCI_DEVICE_ID_NVIDIA_NVENET_15
,
2326 nvenet_msi_disable
);
2329 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2330 * config register. This register controls the routing of legacy interrupts
2331 * from devices that route through the MCP55. If this register is misprogramed
2332 * interrupts are only sent to the bsp, unlike conventional systems where the
2333 * irq is broadxast to all online cpus. Not having this register set
2334 * properly prevents kdump from booting up properly, so lets make sure that
2335 * we have it set correctly.
2336 * Note this is an undocumented register.
2338 static void __devinit
nvbridge_check_legacy_irq_routing(struct pci_dev
*dev
)
2342 if (!pci_find_capability(dev
, PCI_CAP_ID_HT
))
2345 pci_read_config_dword(dev
, 0x74, &cfg
);
2347 if (cfg
& ((1 << 2) | (1 << 15))) {
2348 printk(KERN_INFO
"Rewriting irq routing register on MCP55\n");
2349 cfg
&= ~((1 << 2) | (1 << 15));
2350 pci_write_config_dword(dev
, 0x74, cfg
);
2354 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2355 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0
,
2356 nvbridge_check_legacy_irq_routing
);
2358 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2359 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4
,
2360 nvbridge_check_legacy_irq_routing
);
2362 static int __devinit
ht_check_msi_mapping(struct pci_dev
*dev
)
2367 /* check if there is HT MSI cap or enabled on this device */
2368 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2369 while (pos
&& ttl
--) {
2374 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2376 if (flags
& HT_MSI_FLAGS_ENABLE
) {
2383 pos
= pci_find_next_ht_capability(dev
, pos
,
2384 HT_CAPTYPE_MSI_MAPPING
);
2390 static int __devinit
host_bridge_with_leaf(struct pci_dev
*host_bridge
)
2392 struct pci_dev
*dev
;
2397 dev_no
= host_bridge
->devfn
>> 3;
2398 for (i
= dev_no
+ 1; i
< 0x20; i
++) {
2399 dev
= pci_get_slot(host_bridge
->bus
, PCI_DEVFN(i
, 0));
2403 /* found next host bridge ?*/
2404 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2410 if (ht_check_msi_mapping(dev
)) {
2421 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2422 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2424 static int __devinit
is_end_of_ht_chain(struct pci_dev
*dev
)
2430 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2435 pci_read_config_word(dev
, pos
+ PCI_CAP_FLAGS
, &flags
);
2437 ctrl_off
= ((flags
>> 10) & 1) ?
2438 PCI_HT_CAP_SLAVE_CTRL0
: PCI_HT_CAP_SLAVE_CTRL1
;
2439 pci_read_config_word(dev
, pos
+ ctrl_off
, &ctrl
);
2441 if (ctrl
& (1 << 6))
2448 static void __devinit
nv_ht_enable_msi_mapping(struct pci_dev
*dev
)
2450 struct pci_dev
*host_bridge
;
2455 dev_no
= dev
->devfn
>> 3;
2456 for (i
= dev_no
; i
>= 0; i
--) {
2457 host_bridge
= pci_get_slot(dev
->bus
, PCI_DEVFN(i
, 0));
2461 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2466 pci_dev_put(host_bridge
);
2472 /* don't enable end_device/host_bridge with leaf directly here */
2473 if (host_bridge
== dev
&& is_end_of_ht_chain(host_bridge
) &&
2474 host_bridge_with_leaf(host_bridge
))
2477 /* root did that ! */
2478 if (msi_ht_cap_enabled(host_bridge
))
2481 ht_enable_msi_mapping(dev
);
2484 pci_dev_put(host_bridge
);
2487 static void __devinit
ht_disable_msi_mapping(struct pci_dev
*dev
)
2491 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2492 while (pos
&& ttl
--) {
2495 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2497 dev_info(&dev
->dev
, "Disabling HT MSI Mapping\n");
2499 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2500 flags
& ~HT_MSI_FLAGS_ENABLE
);
2502 pos
= pci_find_next_ht_capability(dev
, pos
,
2503 HT_CAPTYPE_MSI_MAPPING
);
2507 static void __devinit
__nv_msi_ht_cap_quirk(struct pci_dev
*dev
, int all
)
2509 struct pci_dev
*host_bridge
;
2513 if (!pci_msi_enabled())
2516 /* check if there is HT MSI cap or enabled on this device */
2517 found
= ht_check_msi_mapping(dev
);
2524 * HT MSI mapping should be disabled on devices that are below
2525 * a non-Hypertransport host bridge. Locate the host bridge...
2527 host_bridge
= pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2528 if (host_bridge
== NULL
) {
2530 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2534 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2536 /* Host bridge is to HT */
2538 /* it is not enabled, try to enable it */
2540 ht_enable_msi_mapping(dev
);
2542 nv_ht_enable_msi_mapping(dev
);
2547 /* HT MSI is not enabled */
2551 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2552 ht_disable_msi_mapping(dev
);
2555 static void __devinit
nv_msi_ht_cap_quirk_all(struct pci_dev
*dev
)
2557 return __nv_msi_ht_cap_quirk(dev
, 1);
2560 static void __devinit
nv_msi_ht_cap_quirk_leaf(struct pci_dev
*dev
)
2562 return __nv_msi_ht_cap_quirk(dev
, 0);
2565 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2566 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2568 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2569 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2571 static void __devinit
quirk_msi_intx_disable_bug(struct pci_dev
*dev
)
2573 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2575 static void __devinit
quirk_msi_intx_disable_ati_bug(struct pci_dev
*dev
)
2579 /* SB700 MSI issue will be fixed at HW level from revision A21,
2580 * we need check PCI REVISION ID of SMBus controller to get SB700
2583 p
= pci_get_device(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_SBX00_SMBUS
,
2588 if ((p
->revision
< 0x3B) && (p
->revision
>= 0x30))
2589 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2592 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2593 PCI_DEVICE_ID_TIGON3_5780
,
2594 quirk_msi_intx_disable_bug
);
2595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2596 PCI_DEVICE_ID_TIGON3_5780S
,
2597 quirk_msi_intx_disable_bug
);
2598 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2599 PCI_DEVICE_ID_TIGON3_5714
,
2600 quirk_msi_intx_disable_bug
);
2601 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2602 PCI_DEVICE_ID_TIGON3_5714S
,
2603 quirk_msi_intx_disable_bug
);
2604 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2605 PCI_DEVICE_ID_TIGON3_5715
,
2606 quirk_msi_intx_disable_bug
);
2607 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2608 PCI_DEVICE_ID_TIGON3_5715S
,
2609 quirk_msi_intx_disable_bug
);
2611 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4390,
2612 quirk_msi_intx_disable_ati_bug
);
2613 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4391,
2614 quirk_msi_intx_disable_ati_bug
);
2615 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4392,
2616 quirk_msi_intx_disable_ati_bug
);
2617 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4393,
2618 quirk_msi_intx_disable_ati_bug
);
2619 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4394,
2620 quirk_msi_intx_disable_ati_bug
);
2622 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4373,
2623 quirk_msi_intx_disable_bug
);
2624 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4374,
2625 quirk_msi_intx_disable_bug
);
2626 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4375,
2627 quirk_msi_intx_disable_bug
);
2629 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1062,
2630 quirk_msi_intx_disable_bug
);
2631 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1063,
2632 quirk_msi_intx_disable_bug
);
2633 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x2060,
2634 quirk_msi_intx_disable_bug
);
2635 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x2062,
2636 quirk_msi_intx_disable_bug
);
2637 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1073,
2638 quirk_msi_intx_disable_bug
);
2639 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC
, 0x1083,
2640 quirk_msi_intx_disable_bug
);
2641 #endif /* CONFIG_PCI_MSI */
2643 /* Allow manual resource allocation for PCI hotplug bridges
2644 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2645 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2646 * kernel fails to allocate resources when hotplug device is
2647 * inserted and PCI bus is rescanned.
2649 static void __devinit
quirk_hotplug_bridge(struct pci_dev
*dev
)
2651 dev
->is_hotplug_bridge
= 1;
2654 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT
, 0x0020, quirk_hotplug_bridge
);
2657 * This is a quirk for the Ricoh MMC controller found as a part of
2658 * some mulifunction chips.
2660 * This is very similar and based on the ricoh_mmc driver written by
2661 * Philip Langdale. Thank you for these magic sequences.
2663 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2664 * and one or both of cardbus or firewire.
2666 * It happens that they implement SD and MMC
2667 * support as separate controllers (and PCI functions). The linux SDHCI
2668 * driver supports MMC cards but the chip detects MMC cards in hardware
2669 * and directs them to the MMC controller - so the SDHCI driver never sees
2672 * To get around this, we must disable the useless MMC controller.
2673 * At that point, the SDHCI controller will start seeing them
2674 * It seems to be the case that the relevant PCI registers to deactivate the
2675 * MMC controller live on PCI function 0, which might be the cardbus controller
2676 * or the firewire controller, depending on the particular chip in question
2678 * This has to be done early, because as soon as we disable the MMC controller
2679 * other pci functions shift up one level, e.g. function #2 becomes function
2680 * #1, and this will confuse the pci core.
2683 #ifdef CONFIG_MMC_RICOH_MMC
2684 static void ricoh_mmc_fixup_rl5c476(struct pci_dev
*dev
)
2686 /* disable via cardbus interface */
2691 /* disable must be done via function #0 */
2692 if (PCI_FUNC(dev
->devfn
))
2695 pci_read_config_byte(dev
, 0xB7, &disable
);
2699 pci_read_config_byte(dev
, 0x8E, &write_enable
);
2700 pci_write_config_byte(dev
, 0x8E, 0xAA);
2701 pci_read_config_byte(dev
, 0x8D, &write_target
);
2702 pci_write_config_byte(dev
, 0x8D, 0xB7);
2703 pci_write_config_byte(dev
, 0xB7, disable
| 0x02);
2704 pci_write_config_byte(dev
, 0x8E, write_enable
);
2705 pci_write_config_byte(dev
, 0x8D, write_target
);
2707 dev_notice(&dev
->dev
, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2708 dev_notice(&dev
->dev
, "MMC cards are now supported by standard SDHCI controller\n");
2710 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
2711 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
2713 static void ricoh_mmc_fixup_r5c832(struct pci_dev
*dev
)
2715 /* disable via firewire interface */
2719 /* disable must be done via function #0 */
2720 if (PCI_FUNC(dev
->devfn
))
2723 * RICOH 0xe823 SD/MMC card reader fails to recognize
2724 * certain types of SD/MMC cards. Lowering the SD base
2725 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2727 * 0x150 - SD2.0 mode enable for changing base clock
2728 * frequency to 50Mhz
2729 * 0xe1 - Base clock frequency
2730 * 0x32 - 50Mhz new clock frequency
2731 * 0xf9 - Key register for 0x150
2732 * 0xfc - key register for 0xe1
2734 if (dev
->device
== PCI_DEVICE_ID_RICOH_R5CE823
) {
2735 pci_write_config_byte(dev
, 0xf9, 0xfc);
2736 pci_write_config_byte(dev
, 0x150, 0x10);
2737 pci_write_config_byte(dev
, 0xf9, 0x00);
2738 pci_write_config_byte(dev
, 0xfc, 0x01);
2739 pci_write_config_byte(dev
, 0xe1, 0x32);
2740 pci_write_config_byte(dev
, 0xfc, 0x00);
2742 dev_notice(&dev
->dev
, "MMC controller base frequency changed to 50Mhz.\n");
2745 pci_read_config_byte(dev
, 0xCB, &disable
);
2750 pci_read_config_byte(dev
, 0xCA, &write_enable
);
2751 pci_write_config_byte(dev
, 0xCA, 0x57);
2752 pci_write_config_byte(dev
, 0xCB, disable
| 0x02);
2753 pci_write_config_byte(dev
, 0xCA, write_enable
);
2755 dev_notice(&dev
->dev
, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2756 dev_notice(&dev
->dev
, "MMC cards are now supported by standard SDHCI controller\n");
2759 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
2760 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
2761 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5CE823
, ricoh_mmc_fixup_r5c832
);
2762 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5CE823
, ricoh_mmc_fixup_r5c832
);
2763 #endif /*CONFIG_MMC_RICOH_MMC*/
2765 #ifdef CONFIG_DMAR_TABLE
2766 #define VTUNCERRMSK_REG 0x1ac
2767 #define VTD_MSK_SPEC_ERRORS (1 << 31)
2769 * This is a quirk for masking vt-d spec defined errors to platform error
2770 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2771 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2772 * on the RAS config settings of the platform) when a vt-d fault happens.
2773 * The resulting SMI caused the system to hang.
2775 * VT-d spec related errors are already handled by the VT-d OS code, so no
2776 * need to report the same error through other channels.
2778 static void vtd_mask_spec_errors(struct pci_dev
*dev
)
2782 pci_read_config_dword(dev
, VTUNCERRMSK_REG
, &word
);
2783 pci_write_config_dword(dev
, VTUNCERRMSK_REG
, word
| VTD_MSK_SPEC_ERRORS
);
2785 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x342e, vtd_mask_spec_errors
);
2786 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, 0x3c28, vtd_mask_spec_errors
);
2789 static void __devinit
fixup_ti816x_class(struct pci_dev
* dev
)
2791 /* TI 816x devices do not have class code set when in PCIe boot mode */
2792 dev_info(&dev
->dev
, "Setting PCI class for 816x PCIe device\n");
2793 dev
->class = PCI_CLASS_MULTIMEDIA_VIDEO
;
2795 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI
, 0xb800,
2796 PCI_CLASS_NOT_DEFINED
, 0, fixup_ti816x_class
);
2798 /* Some PCIe devices do not work reliably with the claimed maximum
2799 * payload size supported.
2801 static void __devinit
fixup_mpss_256(struct pci_dev
*dev
)
2803 dev
->pcie_mpss
= 1; /* 256 bytes */
2805 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE
,
2806 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0
, fixup_mpss_256
);
2807 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE
,
2808 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1
, fixup_mpss_256
);
2809 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE
,
2810 PCI_DEVICE_ID_SOLARFLARE_SFC4000B
, fixup_mpss_256
);
2812 /* Intel 5000 and 5100 Memory controllers have an errata with read completion
2813 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2814 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2815 * until all of the devices are discovered and buses walked, read completion
2816 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2817 * it is possible to hotplug a device with MPS of 256B.
2819 static void __devinit
quirk_intel_mc_errata(struct pci_dev
*dev
)
2824 if (pcie_bus_config
== PCIE_BUS_TUNE_OFF
)
2827 /* Intel errata specifies bits to change but does not say what they are.
2828 * Keeping them magical until such time as the registers and values can
2831 err
= pci_read_config_word(dev
, 0x48, &rcc
);
2833 dev_err(&dev
->dev
, "Error attempting to read the read "
2834 "completion coalescing register.\n");
2838 if (!(rcc
& (1 << 10)))
2843 err
= pci_write_config_word(dev
, 0x48, rcc
);
2845 dev_err(&dev
->dev
, "Error attempting to write the read "
2846 "completion coalescing register.\n");
2850 pr_info_once("Read completion coalescing disabled due to hardware "
2851 "errata relating to 256B MPS.\n");
2853 /* Intel 5000 series memory controllers and ports 2-7 */
2854 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25c0, quirk_intel_mc_errata
);
2855 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25d0, quirk_intel_mc_errata
);
2856 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25d4, quirk_intel_mc_errata
);
2857 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25d8, quirk_intel_mc_errata
);
2858 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_mc_errata
);
2859 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_mc_errata
);
2860 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_mc_errata
);
2861 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_mc_errata
);
2862 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_mc_errata
);
2863 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_mc_errata
);
2864 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_mc_errata
);
2865 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_mc_errata
);
2866 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_mc_errata
);
2867 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_mc_errata
);
2868 /* Intel 5100 series memory controllers and ports 2-7 */
2869 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65c0, quirk_intel_mc_errata
);
2870 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e2, quirk_intel_mc_errata
);
2871 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e3, quirk_intel_mc_errata
);
2872 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e4, quirk_intel_mc_errata
);
2873 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e5, quirk_intel_mc_errata
);
2874 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e6, quirk_intel_mc_errata
);
2875 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65e7, quirk_intel_mc_errata
);
2876 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65f7, quirk_intel_mc_errata
);
2877 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65f8, quirk_intel_mc_errata
);
2878 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65f9, quirk_intel_mc_errata
);
2879 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x65fa, quirk_intel_mc_errata
);
2882 static void do_one_fixup_debug(void (*fn
)(struct pci_dev
*dev
), struct pci_dev
*dev
)
2884 ktime_t calltime
, delta
, rettime
;
2885 unsigned long long duration
;
2887 printk(KERN_DEBUG
"calling %pF @ %i for %s\n",
2888 fn
, task_pid_nr(current
), dev_name(&dev
->dev
));
2889 calltime
= ktime_get();
2891 rettime
= ktime_get();
2892 delta
= ktime_sub(rettime
, calltime
);
2893 duration
= (unsigned long long) ktime_to_ns(delta
) >> 10;
2894 printk(KERN_DEBUG
"pci fixup %pF returned after %lld usecs for %s\n",
2895 fn
, duration
, dev_name(&dev
->dev
));
2899 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2900 * even though no one is handling them (f.e. i915 driver is never loaded).
2901 * Additionally the interrupt destination is not set up properly
2902 * and the interrupt ends up -somewhere-.
2904 * These spurious interrupts are "sticky" and the kernel disables
2905 * the (shared) interrupt line after 100.000+ generated interrupts.
2907 * Fix it by disabling the still enabled interrupts.
2908 * This resolves crashes often seen on monitor unplug.
2910 #define I915_DEIER_REG 0x4400c
2911 static void __devinit
disable_igfx_irq(struct pci_dev
*dev
)
2913 void __iomem
*regs
= pci_iomap(dev
, 0, 0);
2915 dev_warn(&dev
->dev
, "igfx quirk: Can't iomap PCI device\n");
2919 /* Check if any interrupt line is still enabled */
2920 if (readl(regs
+ I915_DEIER_REG
) != 0) {
2921 dev_warn(&dev
->dev
, "BIOS left Intel GPU interrupts enabled; "
2924 writel(0, regs
+ I915_DEIER_REG
);
2927 pci_iounmap(dev
, regs
);
2929 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x0102, disable_igfx_irq
);
2930 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x010a, disable_igfx_irq
);
2933 * The Intel 6 Series/C200 Series chipset's EHCI controllers on many
2934 * ASUS motherboards will cause memory corruption or a system crash
2935 * if they are in D3 while the system is put into S3 sleep.
2937 static void __devinit
asus_ehci_no_d3(struct pci_dev
*dev
)
2939 const char *sys_info
;
2940 static const char good_Asus_board
[] = "P8Z68-V";
2942 if (dev
->dev_flags
& PCI_DEV_FLAGS_NO_D3_DURING_SLEEP
)
2944 if (dev
->subsystem_vendor
!= PCI_VENDOR_ID_ASUSTEK
)
2946 sys_info
= dmi_get_system_info(DMI_BOARD_NAME
);
2947 if (sys_info
&& memcmp(sys_info
, good_Asus_board
,
2948 sizeof(good_Asus_board
) - 1) == 0)
2951 dev_info(&dev
->dev
, "broken D3 during system sleep on ASUS\n");
2952 dev
->dev_flags
|= PCI_DEV_FLAGS_NO_D3_DURING_SLEEP
;
2953 device_set_wakeup_capable(&dev
->dev
, false);
2955 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1c26, asus_ehci_no_d3
);
2956 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1c2d, asus_ehci_no_d3
);
2958 static void pci_do_fixups(struct pci_dev
*dev
, struct pci_fixup
*f
,
2959 struct pci_fixup
*end
)
2961 for (; f
< end
; f
++)
2962 if ((f
->class == (u32
) (dev
->class >> f
->class_shift
) ||
2963 f
->class == (u32
) PCI_ANY_ID
) &&
2964 (f
->vendor
== dev
->vendor
||
2965 f
->vendor
== (u16
) PCI_ANY_ID
) &&
2966 (f
->device
== dev
->device
||
2967 f
->device
== (u16
) PCI_ANY_ID
)) {
2968 dev_dbg(&dev
->dev
, "calling %pF\n", f
->hook
);
2970 do_one_fixup_debug(f
->hook
, dev
);
2976 extern struct pci_fixup __start_pci_fixups_early
[];
2977 extern struct pci_fixup __end_pci_fixups_early
[];
2978 extern struct pci_fixup __start_pci_fixups_header
[];
2979 extern struct pci_fixup __end_pci_fixups_header
[];
2980 extern struct pci_fixup __start_pci_fixups_final
[];
2981 extern struct pci_fixup __end_pci_fixups_final
[];
2982 extern struct pci_fixup __start_pci_fixups_enable
[];
2983 extern struct pci_fixup __end_pci_fixups_enable
[];
2984 extern struct pci_fixup __start_pci_fixups_resume
[];
2985 extern struct pci_fixup __end_pci_fixups_resume
[];
2986 extern struct pci_fixup __start_pci_fixups_resume_early
[];
2987 extern struct pci_fixup __end_pci_fixups_resume_early
[];
2988 extern struct pci_fixup __start_pci_fixups_suspend
[];
2989 extern struct pci_fixup __end_pci_fixups_suspend
[];
2992 void pci_fixup_device(enum pci_fixup_pass pass
, struct pci_dev
*dev
)
2994 struct pci_fixup
*start
, *end
;
2997 case pci_fixup_early
:
2998 start
= __start_pci_fixups_early
;
2999 end
= __end_pci_fixups_early
;
3002 case pci_fixup_header
:
3003 start
= __start_pci_fixups_header
;
3004 end
= __end_pci_fixups_header
;
3007 case pci_fixup_final
:
3008 start
= __start_pci_fixups_final
;
3009 end
= __end_pci_fixups_final
;
3012 case pci_fixup_enable
:
3013 start
= __start_pci_fixups_enable
;
3014 end
= __end_pci_fixups_enable
;
3017 case pci_fixup_resume
:
3018 start
= __start_pci_fixups_resume
;
3019 end
= __end_pci_fixups_resume
;
3022 case pci_fixup_resume_early
:
3023 start
= __start_pci_fixups_resume_early
;
3024 end
= __end_pci_fixups_resume_early
;
3027 case pci_fixup_suspend
:
3028 start
= __start_pci_fixups_suspend
;
3029 end
= __end_pci_fixups_suspend
;
3033 /* stupid compiler warning, you would think with an enum... */
3036 pci_do_fixups(dev
, start
, end
);
3038 EXPORT_SYMBOL(pci_fixup_device
);
3040 static int __init
pci_apply_final_quirks(void)
3042 struct pci_dev
*dev
= NULL
;
3046 if (pci_cache_line_size
)
3047 printk(KERN_DEBUG
"PCI: CLS %u bytes\n",
3048 pci_cache_line_size
<< 2);
3050 for_each_pci_dev(dev
) {
3051 pci_fixup_device(pci_fixup_final
, dev
);
3053 * If arch hasn't set it explicitly yet, use the CLS
3054 * value shared by all PCI devices. If there's a
3055 * mismatch, fall back to the default value.
3057 if (!pci_cache_line_size
) {
3058 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &tmp
);
3061 if (!tmp
|| cls
== tmp
)
3064 printk(KERN_DEBUG
"PCI: CLS mismatch (%u != %u), "
3065 "using %u bytes\n", cls
<< 2, tmp
<< 2,
3066 pci_dfl_cache_line_size
<< 2);
3067 pci_cache_line_size
= pci_dfl_cache_line_size
;
3070 if (!pci_cache_line_size
) {
3071 printk(KERN_DEBUG
"PCI: CLS %u bytes, default %u\n",
3072 cls
<< 2, pci_dfl_cache_line_size
<< 2);
3073 pci_cache_line_size
= cls
? cls
: pci_dfl_cache_line_size
;
3079 fs_initcall_sync(pci_apply_final_quirks
);
3082 * Followings are device-specific reset methods which can be used to
3083 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3086 static int reset_intel_generic_dev(struct pci_dev
*dev
, int probe
)
3090 /* only implement PCI_CLASS_SERIAL_USB at present */
3091 if (dev
->class == PCI_CLASS_SERIAL_USB
) {
3092 pos
= pci_find_capability(dev
, PCI_CAP_ID_VNDR
);
3099 pci_write_config_byte(dev
, pos
+ 0x4, 1);
3108 static int reset_intel_82599_sfp_virtfn(struct pci_dev
*dev
, int probe
)
3112 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
3119 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
,
3120 PCI_EXP_DEVCTL_BCR_FLR
);
3126 #include "../gpu/drm/i915/i915_reg.h"
3127 #define MSG_CTL 0x45010
3128 #define NSDE_PWR_STATE 0xd0100
3129 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3131 static int reset_ivb_igd(struct pci_dev
*dev
, int probe
)
3133 void __iomem
*mmio_base
;
3134 unsigned long timeout
;
3140 mmio_base
= pci_iomap(dev
, 0, 0);
3144 iowrite32(0x00000002, mmio_base
+ MSG_CTL
);
3147 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3148 * driver loaded sets the right bits. However, this's a reset and
3149 * the bits have been set by i915 previously, so we clobber
3150 * SOUTH_CHICKEN2 register directly here.
3152 iowrite32(0x00000005, mmio_base
+ SOUTH_CHICKEN2
);
3154 val
= ioread32(mmio_base
+ PCH_PP_CONTROL
) & 0xfffffffe;
3155 iowrite32(val
, mmio_base
+ PCH_PP_CONTROL
);
3157 timeout
= jiffies
+ msecs_to_jiffies(IGD_OPERATION_TIMEOUT
);
3159 val
= ioread32(mmio_base
+ PCH_PP_STATUS
);
3160 if ((val
& 0xb0000000) == 0)
3161 goto reset_complete
;
3163 } while (time_before(jiffies
, timeout
));
3164 dev_warn(&dev
->dev
, "timeout during reset\n");
3167 iowrite32(0x00000002, mmio_base
+ NSDE_PWR_STATE
);
3169 pci_iounmap(dev
, mmio_base
);
3173 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3174 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3175 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3177 static const struct pci_dev_reset_methods pci_dev_reset_methods
[] = {
3178 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82599_SFP_VF
,
3179 reset_intel_82599_sfp_virtfn
},
3180 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_IVB_M_VGA
,
3182 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_IVB_M2_VGA
,
3184 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
3185 reset_intel_generic_dev
},
3190 * These device-specific reset methods are here rather than in a driver
3191 * because when a host assigns a device to a guest VM, the host may need
3192 * to reset the device but probably doesn't have a driver for it.
3194 int pci_dev_specific_reset(struct pci_dev
*dev
, int probe
)
3196 const struct pci_dev_reset_methods
*i
;
3198 for (i
= pci_dev_reset_methods
; i
->reset
; i
++) {
3199 if ((i
->vendor
== dev
->vendor
||
3200 i
->vendor
== (u16
)PCI_ANY_ID
) &&
3201 (i
->device
== dev
->device
||
3202 i
->device
== (u16
)PCI_ANY_ID
))
3203 return i
->reset(dev
, probe
);