Linux 4.13.16
[linux/fpc-iii.git] / arch / powerpc / boot / dts / fsl / t208xsi-pre.dtsi
blobc2e57203910dab1110c73e00bfa1521022f5107a
1 /*
2  * T2080/T2081 Silicon/SoC Device Tree Source (pre include)
3  *
4  * Copyright 2013 Freescale Semiconductor Inc.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *     * Redistributions of source code must retain the above copyright
9  *       notice, this list of conditions and the following disclaimer.
10  *     * Redistributions in binary form must reproduce the above copyright
11  *       notice, this list of conditions and the following disclaimer in the
12  *       documentation and/or other materials provided with the distribution.
13  *     * Neither the name of Freescale Semiconductor nor the
14  *       names of its contributors may be used to endorse or promote products
15  *       derived from this software without specific prior written permission.
16  *
17  *
18  * ALTERNATIVELY, this software may be distributed under the terms of the
19  * GNU General Public License ("GPL") as published by the Free Software
20  * Foundation, either version 2 of that License or (at your option) any
21  * later version.
22  *
23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  */
35 /dts-v1/;
37 /include/ "e6500_power_isa.dtsi"
39 / {
40         #address-cells = <2>;
41         #size-cells = <2>;
42         interrupt-parent = <&mpic>;
44         aliases {
45                 ccsr = &soc;
46                 dcsr = &dcsr;
48                 serial0 = &serial0;
49                 serial1 = &serial1;
50                 serial2 = &serial2;
51                 serial3 = &serial3;
53                 crypto = &crypto;
55                 fman0 = &fman0;
56                 ethernet0 = &enet0;
57                 ethernet1 = &enet1;
58                 ethernet2 = &enet2;
59                 ethernet3 = &enet3;
60                 ethernet4 = &enet4;
61                 ethernet5 = &enet5;
62                 ethernet6 = &enet6;
63                 ethernet7 = &enet7;
65                 pci0 = &pci0;
66                 pci1 = &pci1;
67                 pci2 = &pci2;
68                 pci3 = &pci3;
69                 usb0 = &usb0;
70                 usb1 = &usb1;
71                 dma0 = &dma0;
72                 dma1 = &dma1;
73                 dma2 = &dma2;
74                 sdhc = &sdhc;
75         };
77         cpus {
78                 #address-cells = <1>;
79                 #size-cells = <0>;
81                 cpu0: PowerPC,e6500@0 {
82                         device_type = "cpu";
83                         reg = <0 1>;
84                         clocks = <&mux0>;
85                         next-level-cache = <&L2_1>;
86                         fsl,portid-mapping = <0x80000000>;
87                 };
88                 cpu1: PowerPC,e6500@2 {
89                         device_type = "cpu";
90                         reg = <2 3>;
91                         clocks = <&mux0>;
92                         next-level-cache = <&L2_1>;
93                         fsl,portid-mapping = <0x80000000>;
94                 };
95                 cpu2: PowerPC,e6500@4 {
96                         device_type = "cpu";
97                         reg = <4 5>;
98                         clocks = <&mux0>;
99                         next-level-cache = <&L2_1>;
100                         fsl,portid-mapping = <0x80000000>;
101                 };
102                 cpu3: PowerPC,e6500@6 {
103                         device_type = "cpu";
104                         reg = <6 7>;
105                         clocks = <&mux0>;
106                         next-level-cache = <&L2_1>;
107                         fsl,portid-mapping = <0x80000000>;
108                 };
109         };