Merge tag 'iommu-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/arm64/linux
[linux/fpc-iii.git] / include / drm / drm_dp_helper.h
blob6b40258927bf588d8005bb4c39f1a50526d1b21b
1 /*
2 * Copyright © 2008 Keith Packard
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
23 #ifndef _DRM_DP_HELPER_H_
24 #define _DRM_DP_HELPER_H_
26 #include <linux/delay.h>
27 #include <linux/i2c.h>
28 #include <linux/types.h>
29 #include <drm/drm_connector.h>
31 struct drm_device;
34 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
35 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
36 * 1.0 devices basically don't exist in the wild.
38 * Abbreviations, in chronological order:
40 * eDP: Embedded DisplayPort version 1
41 * DPI: DisplayPort Interoperability Guideline v1.1a
42 * 1.2: DisplayPort 1.2
43 * MST: Multistream Transport - part of DP 1.2a
45 * 1.2 formally includes both eDP and DPI definitions.
48 /* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */
49 #define DP_MSA_MISC_SYNC_CLOCK (1 << 0)
50 #define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8)
51 #define DP_MSA_MISC_STEREO_NO_3D (0 << 9)
52 #define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9)
53 #define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9)
54 /* bits per component for non-RAW */
55 #define DP_MSA_MISC_6_BPC (0 << 5)
56 #define DP_MSA_MISC_8_BPC (1 << 5)
57 #define DP_MSA_MISC_10_BPC (2 << 5)
58 #define DP_MSA_MISC_12_BPC (3 << 5)
59 #define DP_MSA_MISC_16_BPC (4 << 5)
60 /* bits per component for RAW */
61 #define DP_MSA_MISC_RAW_6_BPC (1 << 5)
62 #define DP_MSA_MISC_RAW_7_BPC (2 << 5)
63 #define DP_MSA_MISC_RAW_8_BPC (3 << 5)
64 #define DP_MSA_MISC_RAW_10_BPC (4 << 5)
65 #define DP_MSA_MISC_RAW_12_BPC (5 << 5)
66 #define DP_MSA_MISC_RAW_14_BPC (6 << 5)
67 #define DP_MSA_MISC_RAW_16_BPC (7 << 5)
68 /* pixel encoding/colorimetry format */
69 #define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \
70 ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1))
71 #define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0)
72 #define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0)
73 #define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0)
74 #define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1)
75 #define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0)
76 #define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0)
77 #define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0)
78 #define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1)
79 #define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0)
80 #define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1)
81 #define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0)
82 #define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1)
83 #define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0)
84 #define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1)
85 #define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1)
86 #define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0)
87 #define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1)
88 #define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14)
90 #define DP_AUX_MAX_PAYLOAD_BYTES 16
92 #define DP_AUX_I2C_WRITE 0x0
93 #define DP_AUX_I2C_READ 0x1
94 #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
95 #define DP_AUX_I2C_MOT 0x4
96 #define DP_AUX_NATIVE_WRITE 0x8
97 #define DP_AUX_NATIVE_READ 0x9
99 #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
100 #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
101 #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
102 #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
104 #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
105 #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
106 #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
107 #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
109 /* DPCD Field Address Mapping */
111 /* Receiver Capability */
112 #define DP_DPCD_REV 0x000
113 # define DP_DPCD_REV_10 0x10
114 # define DP_DPCD_REV_11 0x11
115 # define DP_DPCD_REV_12 0x12
116 # define DP_DPCD_REV_13 0x13
117 # define DP_DPCD_REV_14 0x14
119 #define DP_MAX_LINK_RATE 0x001
121 #define DP_MAX_LANE_COUNT 0x002
122 # define DP_MAX_LANE_COUNT_MASK 0x1f
123 # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
124 # define DP_ENHANCED_FRAME_CAP (1 << 7)
126 #define DP_MAX_DOWNSPREAD 0x003
127 # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
128 # define DP_STREAM_REGENERATION_STATUS_CAP (1 << 1) /* 2.0 */
129 # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
130 # define DP_TPS4_SUPPORTED (1 << 7)
132 #define DP_NORP 0x004
134 #define DP_DOWNSTREAMPORT_PRESENT 0x005
135 # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
136 # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
137 # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
138 # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
139 # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
140 # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
141 # define DP_FORMAT_CONVERSION (1 << 3)
142 # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
144 #define DP_MAIN_LINK_CHANNEL_CODING 0x006
145 # define DP_CAP_ANSI_8B10B (1 << 0)
146 # define DP_CAP_ANSI_128B132B (1 << 1) /* 2.0 */
148 #define DP_DOWN_STREAM_PORT_COUNT 0x007
149 # define DP_PORT_COUNT_MASK 0x0f
150 # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
151 # define DP_OUI_SUPPORT (1 << 7)
153 #define DP_RECEIVE_PORT_0_CAP_0 0x008
154 # define DP_LOCAL_EDID_PRESENT (1 << 1)
155 # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
157 #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
159 #define DP_RECEIVE_PORT_1_CAP_0 0x00a
160 #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
162 #define DP_I2C_SPEED_CAP 0x00c /* DPI */
163 # define DP_I2C_SPEED_1K 0x01
164 # define DP_I2C_SPEED_5K 0x02
165 # define DP_I2C_SPEED_10K 0x04
166 # define DP_I2C_SPEED_100K 0x08
167 # define DP_I2C_SPEED_400K 0x10
168 # define DP_I2C_SPEED_1M 0x20
170 #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
171 # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
172 # define DP_FRAMING_CHANGE_CAP (1 << 1)
173 # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
175 #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
176 # define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
177 # define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
179 #define DP_ADAPTER_CAP 0x00f /* 1.2 */
180 # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
181 # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
183 #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
184 # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
186 /* Multiple stream transport */
187 #define DP_FAUX_CAP 0x020 /* 1.2 */
188 # define DP_FAUX_CAP_1 (1 << 0)
190 #define DP_SINK_VIDEO_FALLBACK_FORMATS 0x020 /* 2.0 */
191 # define DP_FALLBACK_1024x768_60HZ_24BPP (1 << 0)
192 # define DP_FALLBACK_1280x720_60HZ_24BPP (1 << 1)
193 # define DP_FALLBACK_1920x1080_60HZ_24BPP (1 << 2)
195 #define DP_MSTM_CAP 0x021 /* 1.2 */
196 # define DP_MST_CAP (1 << 0)
197 # define DP_SINGLE_STREAM_SIDEBAND_MSG (1 << 1) /* 2.0 */
199 #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
201 /* AV_SYNC_DATA_BLOCK 1.2 */
202 #define DP_AV_GRANULARITY 0x023
203 # define DP_AG_FACTOR_MASK (0xf << 0)
204 # define DP_AG_FACTOR_3MS (0 << 0)
205 # define DP_AG_FACTOR_2MS (1 << 0)
206 # define DP_AG_FACTOR_1MS (2 << 0)
207 # define DP_AG_FACTOR_500US (3 << 0)
208 # define DP_AG_FACTOR_200US (4 << 0)
209 # define DP_AG_FACTOR_100US (5 << 0)
210 # define DP_AG_FACTOR_10US (6 << 0)
211 # define DP_AG_FACTOR_1US (7 << 0)
212 # define DP_VG_FACTOR_MASK (0xf << 4)
213 # define DP_VG_FACTOR_3MS (0 << 4)
214 # define DP_VG_FACTOR_2MS (1 << 4)
215 # define DP_VG_FACTOR_1MS (2 << 4)
216 # define DP_VG_FACTOR_500US (3 << 4)
217 # define DP_VG_FACTOR_200US (4 << 4)
218 # define DP_VG_FACTOR_100US (5 << 4)
220 #define DP_AUD_DEC_LAT0 0x024
221 #define DP_AUD_DEC_LAT1 0x025
223 #define DP_AUD_PP_LAT0 0x026
224 #define DP_AUD_PP_LAT1 0x027
226 #define DP_VID_INTER_LAT 0x028
228 #define DP_VID_PROG_LAT 0x029
230 #define DP_REP_LAT 0x02a
232 #define DP_AUD_DEL_INS0 0x02b
233 #define DP_AUD_DEL_INS1 0x02c
234 #define DP_AUD_DEL_INS2 0x02d
235 /* End of AV_SYNC_DATA_BLOCK */
237 #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
238 # define DP_ALPM_CAP (1 << 0)
240 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
241 # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
243 #define DP_GUID 0x030 /* 1.2 */
245 #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
246 # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
248 #define DP_DSC_REV 0x061
249 # define DP_DSC_MAJOR_MASK (0xf << 0)
250 # define DP_DSC_MINOR_MASK (0xf << 4)
251 # define DP_DSC_MAJOR_SHIFT 0
252 # define DP_DSC_MINOR_SHIFT 4
254 #define DP_DSC_RC_BUF_BLK_SIZE 0x062
255 # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
256 # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
257 # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
258 # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
260 #define DP_DSC_RC_BUF_SIZE 0x063
262 #define DP_DSC_SLICE_CAP_1 0x064
263 # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
264 # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
265 # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
266 # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
267 # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
268 # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
269 # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
271 #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
272 # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
273 # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
274 # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
275 # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
276 # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
277 # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
278 # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
279 # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
280 # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
281 # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
283 #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
284 # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
286 #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
288 #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
289 # define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0)
290 # define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8
292 #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
293 # define DP_DSC_RGB (1 << 0)
294 # define DP_DSC_YCbCr444 (1 << 1)
295 # define DP_DSC_YCbCr422_Simple (1 << 2)
296 # define DP_DSC_YCbCr422_Native (1 << 3)
297 # define DP_DSC_YCbCr420_Native (1 << 4)
299 #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
300 # define DP_DSC_8_BPC (1 << 1)
301 # define DP_DSC_10_BPC (1 << 2)
302 # define DP_DSC_12_BPC (1 << 3)
304 #define DP_DSC_PEAK_THROUGHPUT 0x06B
305 # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
306 # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
307 # define DP_DSC_THROUGHPUT_MODE_0_UNSUPPORTED 0
308 # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
309 # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
310 # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
311 # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
312 # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
313 # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
314 # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
315 # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
316 # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
317 # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
318 # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
319 # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
320 # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
321 # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
322 # define DP_DSC_THROUGHPUT_MODE_0_170 (15 << 0) /* 1.4a */
323 # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
324 # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
325 # define DP_DSC_THROUGHPUT_MODE_1_UNSUPPORTED 0
326 # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
327 # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
328 # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
329 # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
330 # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
331 # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
332 # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
333 # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
334 # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
335 # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
336 # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
337 # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
338 # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
339 # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
340 # define DP_DSC_THROUGHPUT_MODE_1_170 (15 << 4)
342 #define DP_DSC_MAX_SLICE_WIDTH 0x06C
343 #define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560
344 #define DP_DSC_SLICE_WIDTH_MULTIPLIER 320
346 #define DP_DSC_SLICE_CAP_2 0x06D
347 # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
348 # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
349 # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
351 #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
352 # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
353 # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
354 # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
355 # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
356 # define DP_DSC_BITS_PER_PIXEL_1 0x4
358 #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
359 # define DP_PSR_IS_SUPPORTED 1
360 # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
361 # define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
363 #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
364 # define DP_PSR_NO_TRAIN_ON_EXIT 1
365 # define DP_PSR_SETUP_TIME_330 (0 << 1)
366 # define DP_PSR_SETUP_TIME_275 (1 << 1)
367 # define DP_PSR_SETUP_TIME_220 (2 << 1)
368 # define DP_PSR_SETUP_TIME_165 (3 << 1)
369 # define DP_PSR_SETUP_TIME_110 (4 << 1)
370 # define DP_PSR_SETUP_TIME_55 (5 << 1)
371 # define DP_PSR_SETUP_TIME_0 (6 << 1)
372 # define DP_PSR_SETUP_TIME_MASK (7 << 1)
373 # define DP_PSR_SETUP_TIME_SHIFT 1
374 # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
375 # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
377 #define DP_PSR2_SU_X_GRANULARITY 0x072 /* eDP 1.4b */
378 #define DP_PSR2_SU_Y_GRANULARITY 0x074 /* eDP 1.4b */
381 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
382 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
383 * each port's descriptor is one byte wide. If it was set, each port's is
384 * four bytes wide, starting with the one byte from the base info. As of
385 * DP interop v1.1a only VGA defines additional detail.
388 /* offset 0 */
389 #define DP_DOWNSTREAM_PORT_0 0x80
390 # define DP_DS_PORT_TYPE_MASK (7 << 0)
391 # define DP_DS_PORT_TYPE_DP 0
392 # define DP_DS_PORT_TYPE_VGA 1
393 # define DP_DS_PORT_TYPE_DVI 2
394 # define DP_DS_PORT_TYPE_HDMI 3
395 # define DP_DS_PORT_TYPE_NON_EDID 4
396 # define DP_DS_PORT_TYPE_DP_DUALMODE 5
397 # define DP_DS_PORT_TYPE_WIRELESS 6
398 # define DP_DS_PORT_HPD (1 << 3)
399 # define DP_DS_NON_EDID_MASK (0xf << 4)
400 # define DP_DS_NON_EDID_720x480i_60 (1 << 4)
401 # define DP_DS_NON_EDID_720x480i_50 (2 << 4)
402 # define DP_DS_NON_EDID_1920x1080i_60 (3 << 4)
403 # define DP_DS_NON_EDID_1920x1080i_50 (4 << 4)
404 # define DP_DS_NON_EDID_1280x720_60 (5 << 4)
405 # define DP_DS_NON_EDID_1280x720_50 (7 << 4)
406 /* offset 1 for VGA is maximum megapixels per second / 8 */
407 /* offset 1 for DVI/HDMI is maximum TMDS clock in Mbps / 2.5 */
408 /* offset 2 for VGA/DVI/HDMI */
409 # define DP_DS_MAX_BPC_MASK (3 << 0)
410 # define DP_DS_8BPC 0
411 # define DP_DS_10BPC 1
412 # define DP_DS_12BPC 2
413 # define DP_DS_16BPC 3
414 /* offset 3 for DVI */
415 # define DP_DS_DVI_DUAL_LINK (1 << 1)
416 # define DP_DS_DVI_HIGH_COLOR_DEPTH (1 << 2)
417 /* offset 3 for HDMI */
418 # define DP_DS_HDMI_FRAME_SEQ_TO_FRAME_PACK (1 << 0)
419 # define DP_DS_HDMI_YCBCR422_PASS_THROUGH (1 << 1)
420 # define DP_DS_HDMI_YCBCR420_PASS_THROUGH (1 << 2)
421 # define DP_DS_HDMI_YCBCR444_TO_422_CONV (1 << 3)
422 # define DP_DS_HDMI_YCBCR444_TO_420_CONV (1 << 4)
424 #define DP_MAX_DOWNSTREAM_PORTS 0x10
426 /* DP Forward error Correction Registers */
427 #define DP_FEC_CAPABILITY 0x090 /* 1.4 */
428 # define DP_FEC_CAPABLE (1 << 0)
429 # define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
430 # define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
431 # define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
433 /* DP Extended DSC Capabilities */
434 #define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */
435 #define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1
436 #define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2
438 /* Link Configuration */
439 #define DP_LINK_BW_SET 0x100
440 # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
441 # define DP_LINK_BW_1_62 0x06
442 # define DP_LINK_BW_2_7 0x0a
443 # define DP_LINK_BW_5_4 0x14 /* 1.2 */
444 # define DP_LINK_BW_8_1 0x1e /* 1.4 */
445 # define DP_LINK_BW_10 0x01 /* 2.0 128b/132b Link Layer */
446 # define DP_LINK_BW_13_5 0x04 /* 2.0 128b/132b Link Layer */
447 # define DP_LINK_BW_20 0x02 /* 2.0 128b/132b Link Layer */
449 #define DP_LANE_COUNT_SET 0x101
450 # define DP_LANE_COUNT_MASK 0x0f
451 # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
453 #define DP_TRAINING_PATTERN_SET 0x102
454 # define DP_TRAINING_PATTERN_DISABLE 0
455 # define DP_TRAINING_PATTERN_1 1
456 # define DP_TRAINING_PATTERN_2 2
457 # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
458 # define DP_TRAINING_PATTERN_4 7 /* 1.4 */
459 # define DP_TRAINING_PATTERN_MASK 0x3
460 # define DP_TRAINING_PATTERN_MASK_1_4 0xf
462 /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
463 # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
464 # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
465 # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
466 # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
467 # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
469 # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
470 # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
472 # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
473 # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
474 # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
475 # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
477 #define DP_TRAINING_LANE0_SET 0x103
478 #define DP_TRAINING_LANE1_SET 0x104
479 #define DP_TRAINING_LANE2_SET 0x105
480 #define DP_TRAINING_LANE3_SET 0x106
482 # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
483 # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
484 # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
485 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
486 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
487 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
488 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
490 # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
491 # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
492 # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
493 # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
494 # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
496 # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
497 # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
499 # define DP_TX_FFE_PRESET_VALUE_MASK (0xf << 0) /* 2.0 128b/132b Link Layer */
501 #define DP_DOWNSPREAD_CTRL 0x107
502 # define DP_SPREAD_AMP_0_5 (1 << 4)
503 # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
505 #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
506 # define DP_SET_ANSI_8B10B (1 << 0)
507 # define DP_SET_ANSI_128B132B (1 << 1)
509 #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
510 /* bitmask as for DP_I2C_SPEED_CAP */
512 #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
513 # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
514 # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
515 # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
517 #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
518 #define DP_LINK_QUAL_LANE1_SET 0x10c
519 #define DP_LINK_QUAL_LANE2_SET 0x10d
520 #define DP_LINK_QUAL_LANE3_SET 0x10e
521 # define DP_LINK_QUAL_PATTERN_DISABLE 0
522 # define DP_LINK_QUAL_PATTERN_D10_2 1
523 # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
524 # define DP_LINK_QUAL_PATTERN_PRBS7 3
525 # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
526 # define DP_LINK_QUAL_PATTERN_CP2520_PAT_1 5
527 # define DP_LINK_QUAL_PATTERN_CP2520_PAT_2 6
528 # define DP_LINK_QUAL_PATTERN_CP2520_PAT_3 7
529 /* DP 2.0 UHBR10, UHBR13.5, UHBR20 */
530 # define DP_LINK_QUAL_PATTERN_128B132B_TPS1 0x08
531 # define DP_LINK_QUAL_PATTERN_128B132B_TPS2 0x10
532 # define DP_LINK_QUAL_PATTERN_PRSBS9 0x18
533 # define DP_LINK_QUAL_PATTERN_PRSBS11 0x20
534 # define DP_LINK_QUAL_PATTERN_PRSBS15 0x28
535 # define DP_LINK_QUAL_PATTERN_PRSBS23 0x30
536 # define DP_LINK_QUAL_PATTERN_PRSBS31 0x38
537 # define DP_LINK_QUAL_PATTERN_CUSTOM 0x40
538 # define DP_LINK_QUAL_PATTERN_SQUARE 0x48
540 #define DP_TRAINING_LANE0_1_SET2 0x10f
541 #define DP_TRAINING_LANE2_3_SET2 0x110
542 # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
543 # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
544 # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
545 # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
547 #define DP_MSTM_CTRL 0x111 /* 1.2 */
548 # define DP_MST_EN (1 << 0)
549 # define DP_UP_REQ_EN (1 << 1)
550 # define DP_UPSTREAM_IS_SRC (1 << 2)
552 #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
553 #define DP_AUDIO_DELAY1 0x113
554 #define DP_AUDIO_DELAY2 0x114
556 #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
557 # define DP_LINK_RATE_SET_SHIFT 0
558 # define DP_LINK_RATE_SET_MASK (7 << 0)
560 #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
561 # define DP_ALPM_ENABLE (1 << 0)
562 # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
564 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
565 # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
566 # define DP_IRQ_HPD_ENABLE (1 << 1)
568 #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
569 # define DP_PWR_NOT_NEEDED (1 << 0)
571 #define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
572 # define DP_FEC_READY (1 << 0)
573 # define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
574 # define DP_FEC_ERR_COUNT_DIS (0 << 1)
575 # define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
576 # define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
577 # define DP_FEC_BIT_ERROR_COUNT (3 << 1)
578 # define DP_FEC_LANE_SELECT_MASK (3 << 4)
579 # define DP_FEC_LANE_0_SELECT (0 << 4)
580 # define DP_FEC_LANE_1_SELECT (1 << 4)
581 # define DP_FEC_LANE_2_SELECT (2 << 4)
582 # define DP_FEC_LANE_3_SELECT (3 << 4)
584 #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
585 # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
587 #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
588 # define DP_DECOMPRESSION_EN (1 << 0)
590 #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
591 # define DP_PSR_ENABLE (1 << 0)
592 # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
593 # define DP_PSR_CRC_VERIFICATION (1 << 2)
594 # define DP_PSR_FRAME_CAPTURE (1 << 3)
595 # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
596 # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
597 # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
599 #define DP_ADAPTER_CTRL 0x1a0
600 # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
602 #define DP_BRANCH_DEVICE_CTRL 0x1a1
603 # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
605 #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
606 #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
607 #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
609 /* Link/Sink Device Status */
610 #define DP_SINK_COUNT 0x200
611 /* prior to 1.2 bit 7 was reserved mbz */
612 # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
613 # define DP_SINK_CP_READY (1 << 6)
615 #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
616 # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
617 # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
618 # define DP_CP_IRQ (1 << 2)
619 # define DP_MCCS_IRQ (1 << 3)
620 # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
621 # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
622 # define DP_SINK_SPECIFIC_IRQ (1 << 6)
624 #define DP_LANE0_1_STATUS 0x202
625 #define DP_LANE2_3_STATUS 0x203
626 # define DP_LANE_CR_DONE (1 << 0)
627 # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
628 # define DP_LANE_SYMBOL_LOCKED (1 << 2)
630 #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
631 DP_LANE_CHANNEL_EQ_DONE | \
632 DP_LANE_SYMBOL_LOCKED)
634 #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
636 #define DP_INTERLANE_ALIGN_DONE (1 << 0)
637 #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
638 #define DP_LINK_STATUS_UPDATED (1 << 7)
640 #define DP_SINK_STATUS 0x205
641 # define DP_RECEIVE_PORT_0_STATUS (1 << 0)
642 # define DP_RECEIVE_PORT_1_STATUS (1 << 1)
643 # define DP_STREAM_REGENERATION_STATUS (1 << 2) /* 2.0 */
645 #define DP_ADJUST_REQUEST_LANE0_1 0x206
646 #define DP_ADJUST_REQUEST_LANE2_3 0x207
647 # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
648 # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
649 # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
650 # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
651 # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
652 # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
653 # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
654 # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
656 /* DP 2.0 128b/132b Link Layer */
657 # define DP_ADJUST_TX_FFE_PRESET_LANE0_MASK (0xf << 0)
658 # define DP_ADJUST_TX_FFE_PRESET_LANE0_SHIFT 0
659 # define DP_ADJUST_TX_FFE_PRESET_LANE1_MASK (0xf << 4)
660 # define DP_ADJUST_TX_FFE_PRESET_LANE1_SHIFT 4
662 #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
663 # define DP_ADJUST_POST_CURSOR2_LANE0_MASK 0x03
664 # define DP_ADJUST_POST_CURSOR2_LANE0_SHIFT 0
665 # define DP_ADJUST_POST_CURSOR2_LANE1_MASK 0x0c
666 # define DP_ADJUST_POST_CURSOR2_LANE1_SHIFT 2
667 # define DP_ADJUST_POST_CURSOR2_LANE2_MASK 0x30
668 # define DP_ADJUST_POST_CURSOR2_LANE2_SHIFT 4
669 # define DP_ADJUST_POST_CURSOR2_LANE3_MASK 0xc0
670 # define DP_ADJUST_POST_CURSOR2_LANE3_SHIFT 6
672 #define DP_TEST_REQUEST 0x218
673 # define DP_TEST_LINK_TRAINING (1 << 0)
674 # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
675 # define DP_TEST_LINK_EDID_READ (1 << 2)
676 # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
677 # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
678 # define DP_TEST_LINK_AUDIO_PATTERN (1 << 5) /* DPCD >= 1.2 */
679 # define DP_TEST_LINK_AUDIO_DISABLED_VIDEO (1 << 6) /* DPCD >= 1.2 */
681 #define DP_TEST_LINK_RATE 0x219
682 # define DP_LINK_RATE_162 (0x6)
683 # define DP_LINK_RATE_27 (0xa)
685 #define DP_TEST_LANE_COUNT 0x220
687 #define DP_TEST_PATTERN 0x221
688 # define DP_NO_TEST_PATTERN 0x0
689 # define DP_COLOR_RAMP 0x1
690 # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
691 # define DP_COLOR_SQUARE 0x3
693 #define DP_TEST_H_TOTAL_HI 0x222
694 #define DP_TEST_H_TOTAL_LO 0x223
696 #define DP_TEST_V_TOTAL_HI 0x224
697 #define DP_TEST_V_TOTAL_LO 0x225
699 #define DP_TEST_H_START_HI 0x226
700 #define DP_TEST_H_START_LO 0x227
702 #define DP_TEST_V_START_HI 0x228
703 #define DP_TEST_V_START_LO 0x229
705 #define DP_TEST_HSYNC_HI 0x22A
706 # define DP_TEST_HSYNC_POLARITY (1 << 7)
707 # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
708 #define DP_TEST_HSYNC_WIDTH_LO 0x22B
710 #define DP_TEST_VSYNC_HI 0x22C
711 # define DP_TEST_VSYNC_POLARITY (1 << 7)
712 # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
713 #define DP_TEST_VSYNC_WIDTH_LO 0x22D
715 #define DP_TEST_H_WIDTH_HI 0x22E
716 #define DP_TEST_H_WIDTH_LO 0x22F
718 #define DP_TEST_V_HEIGHT_HI 0x230
719 #define DP_TEST_V_HEIGHT_LO 0x231
721 #define DP_TEST_MISC0 0x232
722 # define DP_TEST_SYNC_CLOCK (1 << 0)
723 # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
724 # define DP_TEST_COLOR_FORMAT_SHIFT 1
725 # define DP_COLOR_FORMAT_RGB (0 << 1)
726 # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
727 # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
728 # define DP_TEST_DYNAMIC_RANGE_VESA (0 << 3)
729 # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
730 # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
731 # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
732 # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
733 # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
734 # define DP_TEST_BIT_DEPTH_SHIFT 5
735 # define DP_TEST_BIT_DEPTH_6 (0 << 5)
736 # define DP_TEST_BIT_DEPTH_8 (1 << 5)
737 # define DP_TEST_BIT_DEPTH_10 (2 << 5)
738 # define DP_TEST_BIT_DEPTH_12 (3 << 5)
739 # define DP_TEST_BIT_DEPTH_16 (4 << 5)
741 #define DP_TEST_MISC1 0x233
742 # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
743 # define DP_TEST_INTERLACED (1 << 1)
745 #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
747 #define DP_TEST_MISC0 0x232
749 #define DP_TEST_CRC_R_CR 0x240
750 #define DP_TEST_CRC_G_Y 0x242
751 #define DP_TEST_CRC_B_CB 0x244
753 #define DP_TEST_SINK_MISC 0x246
754 # define DP_TEST_CRC_SUPPORTED (1 << 5)
755 # define DP_TEST_COUNT_MASK 0xf
757 #define DP_PHY_TEST_PATTERN 0x248
758 # define DP_PHY_TEST_PATTERN_SEL_MASK 0x7
759 # define DP_PHY_TEST_PATTERN_NONE 0x0
760 # define DP_PHY_TEST_PATTERN_D10_2 0x1
761 # define DP_PHY_TEST_PATTERN_ERROR_COUNT 0x2
762 # define DP_PHY_TEST_PATTERN_PRBS7 0x3
763 # define DP_PHY_TEST_PATTERN_80BIT_CUSTOM 0x4
764 # define DP_PHY_TEST_PATTERN_CP2520 0x5
766 #define DP_TEST_HBR2_SCRAMBLER_RESET 0x24A
767 #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
768 #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
769 #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
770 #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
771 #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
772 #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
773 #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
774 #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
775 #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
776 #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
778 #define DP_TEST_RESPONSE 0x260
779 # define DP_TEST_ACK (1 << 0)
780 # define DP_TEST_NAK (1 << 1)
781 # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
783 #define DP_TEST_EDID_CHECKSUM 0x261
785 #define DP_TEST_SINK 0x270
786 # define DP_TEST_SINK_START (1 << 0)
787 #define DP_TEST_AUDIO_MODE 0x271
788 #define DP_TEST_AUDIO_PATTERN_TYPE 0x272
789 #define DP_TEST_AUDIO_PERIOD_CH1 0x273
790 #define DP_TEST_AUDIO_PERIOD_CH2 0x274
791 #define DP_TEST_AUDIO_PERIOD_CH3 0x275
792 #define DP_TEST_AUDIO_PERIOD_CH4 0x276
793 #define DP_TEST_AUDIO_PERIOD_CH5 0x277
794 #define DP_TEST_AUDIO_PERIOD_CH6 0x278
795 #define DP_TEST_AUDIO_PERIOD_CH7 0x279
796 #define DP_TEST_AUDIO_PERIOD_CH8 0x27A
798 #define DP_FEC_STATUS 0x280 /* 1.4 */
799 # define DP_FEC_DECODE_EN_DETECTED (1 << 0)
800 # define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
802 #define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
804 #define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
805 # define DP_FEC_ERROR_COUNT_MASK 0x7F
806 # define DP_FEC_ERR_COUNT_VALID (1 << 7)
808 #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
809 # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
810 # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
812 #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
813 /* up to ID_SLOT_63 at 0x2ff */
815 /* Source Device-specific */
816 #define DP_SOURCE_OUI 0x300
818 /* Sink Device-specific */
819 #define DP_SINK_OUI 0x400
821 /* Branch Device-specific */
822 #define DP_BRANCH_OUI 0x500
823 #define DP_BRANCH_ID 0x503
824 #define DP_BRANCH_REVISION_START 0x509
825 #define DP_BRANCH_HW_REV 0x509
826 #define DP_BRANCH_SW_REV 0x50A
828 /* Link/Sink Device Power Control */
829 #define DP_SET_POWER 0x600
830 # define DP_SET_POWER_D0 0x1
831 # define DP_SET_POWER_D3 0x2
832 # define DP_SET_POWER_MASK 0x3
833 # define DP_SET_POWER_D3_AUX_ON 0x5
835 /* eDP-specific */
836 #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
837 # define DP_EDP_11 0x00
838 # define DP_EDP_12 0x01
839 # define DP_EDP_13 0x02
840 # define DP_EDP_14 0x03
841 # define DP_EDP_14a 0x04 /* eDP 1.4a */
842 # define DP_EDP_14b 0x05 /* eDP 1.4b */
844 #define DP_EDP_GENERAL_CAP_1 0x701
845 # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
846 # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
847 # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
848 # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
849 # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
850 # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
851 # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
852 # define DP_EDP_SET_POWER_CAP (1 << 7)
854 #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
855 # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
856 # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
857 # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
858 # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
859 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
860 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
861 # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
862 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
864 #define DP_EDP_GENERAL_CAP_2 0x703
865 # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
867 #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
868 # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
869 # define DP_EDP_X_REGION_CAP_SHIFT 0
870 # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
871 # define DP_EDP_Y_REGION_CAP_SHIFT 4
873 #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
874 # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
875 # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
876 # define DP_EDP_FRC_ENABLE (1 << 2)
877 # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
878 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
880 #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
881 # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
882 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
883 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
884 # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
885 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
886 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
887 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
888 # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
889 # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
890 # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
892 #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
893 #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
895 #define DP_EDP_PWMGEN_BIT_COUNT 0x724
896 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
897 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
898 # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
900 #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
902 #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
903 # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
905 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
906 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
907 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
909 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
910 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
911 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
913 #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
914 #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
916 #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
917 #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
919 /* Sideband MSG Buffers */
920 #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
921 #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
922 #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
923 #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
925 /* DPRX Event Status Indicator */
926 #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
927 /* 0-5 sink count */
928 # define DP_SINK_COUNT_CP_READY (1 << 6)
930 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
932 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
933 # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
934 # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
935 # define DP_CEC_IRQ (1 << 2)
937 #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
939 #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
940 # define DP_PSR_LINK_CRC_ERROR (1 << 0)
941 # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
942 # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
944 #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
945 # define DP_PSR_CAPS_CHANGE (1 << 0)
947 #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
948 # define DP_PSR_SINK_INACTIVE 0
949 # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
950 # define DP_PSR_SINK_ACTIVE_RFB 2
951 # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
952 # define DP_PSR_SINK_ACTIVE_RESYNC 4
953 # define DP_PSR_SINK_INTERNAL_ERROR 7
954 # define DP_PSR_SINK_STATE_MASK 0x07
956 #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
957 # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
958 # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
959 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
960 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
962 #define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
963 # define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
964 # define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
965 # define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
966 # define DP_SU_VALID (1 << 3) /* eDP 1.4 */
967 # define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
968 # define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
969 # define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
971 #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
972 # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
974 #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
975 #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
976 #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
977 #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
979 /* Extended Receiver Capability: See DP_DPCD_REV for definitions */
980 #define DP_DP13_DPCD_REV 0x2200
982 #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
983 # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
984 # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
985 # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
986 # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
987 # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
988 # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
989 # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
990 # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
992 #define DP_128B132B_SUPPORTED_LINK_RATES 0x2215 /* 2.0 */
993 # define DP_UHBR10 (1 << 0)
994 # define DP_UHBR20 (1 << 1)
995 # define DP_UHBR13_5 (1 << 2)
997 #define DP_128B132B_TRAINING_AUX_RD_INTERVAL 0x2216 /* 2.0 */
998 # define DP_128B132B_TRAINING_AUX_RD_INTERVAL_MASK 0x7f
1000 /* Protocol Converter Extension */
1001 /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
1002 #define DP_CEC_TUNNELING_CAPABILITY 0x3000
1003 # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
1004 # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
1005 # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
1007 #define DP_CEC_TUNNELING_CONTROL 0x3001
1008 # define DP_CEC_TUNNELING_ENABLE (1 << 0)
1009 # define DP_CEC_SNOOPING_ENABLE (1 << 1)
1011 #define DP_CEC_RX_MESSAGE_INFO 0x3002
1012 # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
1013 # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
1014 # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
1015 # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
1016 # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
1017 # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
1019 #define DP_CEC_TX_MESSAGE_INFO 0x3003
1020 # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
1021 # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
1022 # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
1023 # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
1024 # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
1026 #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
1027 # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
1028 # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
1029 # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
1030 # define DP_CEC_TX_LINE_ERROR (1 << 5)
1031 # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
1032 # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
1034 #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
1035 # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
1036 # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
1037 # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
1038 # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
1039 # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
1040 # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
1041 # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
1042 # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
1043 #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
1044 # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
1045 # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
1046 # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
1047 # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
1048 # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
1049 # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
1050 # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
1051 # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
1053 #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
1054 #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
1055 #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
1057 #define DP_PROTOCOL_CONVERTER_CONTROL_0 0x3050 /* DP 1.3 */
1058 # define DP_HDMI_DVI_OUTPUT_CONFIG (1 << 0) /* DP 1.3 */
1059 #define DP_PROTOCOL_CONVERTER_CONTROL_1 0x3051 /* DP 1.3 */
1060 # define DP_CONVERSION_TO_YCBCR420_ENABLE (1 << 0) /* DP 1.3 */
1061 # define DP_HDMI_EDID_PROCESSING_DISABLE (1 << 1) /* DP 1.4 */
1062 # define DP_HDMI_AUTONOMOUS_SCRAMBLING_DISABLE (1 << 2) /* DP 1.4 */
1063 # define DP_HDMI_FORCE_SCRAMBLING (1 << 3) /* DP 1.4 */
1064 #define DP_PROTOCOL_CONVERTER_CONTROL_2 0x3052 /* DP 1.3 */
1065 # define DP_CONVERSION_TO_YCBCR422_ENABLE (1 << 0) /* DP 1.3 */
1067 /* HDCP 1.3 and HDCP 2.2 */
1068 #define DP_AUX_HDCP_BKSV 0x68000
1069 #define DP_AUX_HDCP_RI_PRIME 0x68005
1070 #define DP_AUX_HDCP_AKSV 0x68007
1071 #define DP_AUX_HDCP_AN 0x6800C
1072 #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
1073 #define DP_AUX_HDCP_BCAPS 0x68028
1074 # define DP_BCAPS_REPEATER_PRESENT BIT(1)
1075 # define DP_BCAPS_HDCP_CAPABLE BIT(0)
1076 #define DP_AUX_HDCP_BSTATUS 0x68029
1077 # define DP_BSTATUS_REAUTH_REQ BIT(3)
1078 # define DP_BSTATUS_LINK_FAILURE BIT(2)
1079 # define DP_BSTATUS_R0_PRIME_READY BIT(1)
1080 # define DP_BSTATUS_READY BIT(0)
1081 #define DP_AUX_HDCP_BINFO 0x6802A
1082 #define DP_AUX_HDCP_KSV_FIFO 0x6802C
1083 #define DP_AUX_HDCP_AINFO 0x6803B
1085 /* DP HDCP2.2 parameter offsets in DPCD address space */
1086 #define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000
1087 #define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008
1088 #define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B
1089 #define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215
1090 #define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D
1091 #define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220
1092 #define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0
1093 #define DP_HDCP_2_2_REG_M_OFFSET 0x692B0
1094 #define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0
1095 #define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0
1096 #define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0
1097 #define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8
1098 #define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318
1099 #define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328
1100 #define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330
1101 #define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332
1102 #define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335
1103 #define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345
1104 #define DP_HDCP_2_2_REG_V_OFFSET 0x693E0
1105 #define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0
1106 #define DP_HDCP_2_2_REG_K_OFFSET 0x693F3
1107 #define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5
1108 #define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473
1109 #define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493
1110 #define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494
1111 #define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518
1113 /* LTTPR: Link Training (LT)-tunable PHY Repeaters */
1114 #define DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV 0xf0000 /* 1.3 */
1115 #define DP_MAX_LINK_RATE_PHY_REPEATER 0xf0001 /* 1.4a */
1116 #define DP_PHY_REPEATER_CNT 0xf0002 /* 1.3 */
1117 #define DP_PHY_REPEATER_MODE 0xf0003 /* 1.3 */
1118 #define DP_MAX_LANE_COUNT_PHY_REPEATER 0xf0004 /* 1.4a */
1119 #define DP_Repeater_FEC_CAPABILITY 0xf0004 /* 1.4 */
1120 #define DP_PHY_REPEATER_EXTENDED_WAIT_TIMEOUT 0xf0005 /* 1.4a */
1122 enum drm_dp_phy {
1123 DP_PHY_DPRX,
1125 DP_PHY_LTTPR1,
1126 DP_PHY_LTTPR2,
1127 DP_PHY_LTTPR3,
1128 DP_PHY_LTTPR4,
1129 DP_PHY_LTTPR5,
1130 DP_PHY_LTTPR6,
1131 DP_PHY_LTTPR7,
1132 DP_PHY_LTTPR8,
1134 DP_MAX_LTTPR_COUNT = DP_PHY_LTTPR8,
1137 #define DP_PHY_LTTPR(i) (DP_PHY_LTTPR1 + (i))
1139 #define __DP_LTTPR1_BASE 0xf0010 /* 1.3 */
1140 #define __DP_LTTPR2_BASE 0xf0060 /* 1.3 */
1141 #define DP_LTTPR_BASE(dp_phy) \
1142 (__DP_LTTPR1_BASE + (__DP_LTTPR2_BASE - __DP_LTTPR1_BASE) * \
1143 ((dp_phy) - DP_PHY_LTTPR1))
1145 #define DP_LTTPR_REG(dp_phy, lttpr1_reg) \
1146 (DP_LTTPR_BASE(dp_phy) - DP_LTTPR_BASE(DP_PHY_LTTPR1) + (lttpr1_reg))
1148 #define DP_TRAINING_PATTERN_SET_PHY_REPEATER1 0xf0010 /* 1.3 */
1149 #define DP_TRAINING_PATTERN_SET_PHY_REPEATER(dp_phy) \
1150 DP_LTTPR_REG(dp_phy, DP_TRAINING_PATTERN_SET_PHY_REPEATER1)
1152 #define DP_TRAINING_LANE0_SET_PHY_REPEATER1 0xf0011 /* 1.3 */
1153 #define DP_TRAINING_LANE0_SET_PHY_REPEATER(dp_phy) \
1154 DP_LTTPR_REG(dp_phy, DP_TRAINING_LANE0_SET_PHY_REPEATER1)
1156 #define DP_TRAINING_LANE1_SET_PHY_REPEATER1 0xf0012 /* 1.3 */
1157 #define DP_TRAINING_LANE2_SET_PHY_REPEATER1 0xf0013 /* 1.3 */
1158 #define DP_TRAINING_LANE3_SET_PHY_REPEATER1 0xf0014 /* 1.3 */
1159 #define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1 0xf0020 /* 1.4a */
1160 #define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER(dp_phy) \
1161 DP_LTTPR_REG(dp_phy, DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1)
1163 #define DP_TRANSMITTER_CAPABILITY_PHY_REPEATER1 0xf0021 /* 1.4a */
1164 # define DP_VOLTAGE_SWING_LEVEL_3_SUPPORTED BIT(0)
1165 # define DP_PRE_EMPHASIS_LEVEL_3_SUPPORTED BIT(1)
1167 #define DP_LANE0_1_STATUS_PHY_REPEATER1 0xf0030 /* 1.3 */
1168 #define DP_LANE0_1_STATUS_PHY_REPEATER(dp_phy) \
1169 DP_LTTPR_REG(dp_phy, DP_LANE0_1_STATUS_PHY_REPEATER1)
1171 #define DP_LANE2_3_STATUS_PHY_REPEATER1 0xf0031 /* 1.3 */
1173 #define DP_LANE_ALIGN_STATUS_UPDATED_PHY_REPEATER1 0xf0032 /* 1.3 */
1174 #define DP_ADJUST_REQUEST_LANE0_1_PHY_REPEATER1 0xf0033 /* 1.3 */
1175 #define DP_ADJUST_REQUEST_LANE2_3_PHY_REPEATER1 0xf0034 /* 1.3 */
1176 #define DP_SYMBOL_ERROR_COUNT_LANE0_PHY_REPEATER1 0xf0035 /* 1.3 */
1177 #define DP_SYMBOL_ERROR_COUNT_LANE1_PHY_REPEATER1 0xf0037 /* 1.3 */
1178 #define DP_SYMBOL_ERROR_COUNT_LANE2_PHY_REPEATER1 0xf0039 /* 1.3 */
1179 #define DP_SYMBOL_ERROR_COUNT_LANE3_PHY_REPEATER1 0xf003b /* 1.3 */
1180 #define DP_FEC_STATUS_PHY_REPEATER1 0xf0290 /* 1.4 */
1181 #define DP_FEC_ERROR_COUNT_PHY_REPEATER1 0xf0291 /* 1.4 */
1182 #define DP_FEC_CAPABILITY_PHY_REPEATER1 0xf0294 /* 1.4a */
1184 /* Repeater modes */
1185 #define DP_PHY_REPEATER_MODE_TRANSPARENT 0x55 /* 1.3 */
1186 #define DP_PHY_REPEATER_MODE_NON_TRANSPARENT 0xaa /* 1.3 */
1188 /* DP HDCP message start offsets in DPCD address space */
1189 #define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET
1190 #define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET
1191 #define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET
1192 #define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET
1193 #define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET
1194 #define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \
1195 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET
1196 #define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET
1197 #define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET
1198 #define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET
1199 #define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET
1200 #define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET
1201 #define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET
1202 #define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET
1204 #define HDCP_2_2_DP_RXSTATUS_LEN 1
1205 #define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0))
1206 #define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1))
1207 #define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2))
1208 #define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3))
1209 #define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4))
1211 /* DP 1.2 Sideband message defines */
1212 /* peer device type - DP 1.2a Table 2-92 */
1213 #define DP_PEER_DEVICE_NONE 0x0
1214 #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
1215 #define DP_PEER_DEVICE_MST_BRANCHING 0x2
1216 #define DP_PEER_DEVICE_SST_SINK 0x3
1217 #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
1219 /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
1220 #define DP_GET_MSG_TRANSACTION_VERSION 0x00 /* DP 1.3 */
1221 #define DP_LINK_ADDRESS 0x01
1222 #define DP_CONNECTION_STATUS_NOTIFY 0x02
1223 #define DP_ENUM_PATH_RESOURCES 0x10
1224 #define DP_ALLOCATE_PAYLOAD 0x11
1225 #define DP_QUERY_PAYLOAD 0x12
1226 #define DP_RESOURCE_STATUS_NOTIFY 0x13
1227 #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
1228 #define DP_REMOTE_DPCD_READ 0x20
1229 #define DP_REMOTE_DPCD_WRITE 0x21
1230 #define DP_REMOTE_I2C_READ 0x22
1231 #define DP_REMOTE_I2C_WRITE 0x23
1232 #define DP_POWER_UP_PHY 0x24
1233 #define DP_POWER_DOWN_PHY 0x25
1234 #define DP_SINK_EVENT_NOTIFY 0x30
1235 #define DP_QUERY_STREAM_ENC_STATUS 0x38
1236 #define DP_QUERY_STREAM_ENC_STATUS_STATE_NO_EXIST 0
1237 #define DP_QUERY_STREAM_ENC_STATUS_STATE_INACTIVE 1
1238 #define DP_QUERY_STREAM_ENC_STATUS_STATE_ACTIVE 2
1240 /* DP 1.2 MST sideband reply types */
1241 #define DP_SIDEBAND_REPLY_ACK 0x00
1242 #define DP_SIDEBAND_REPLY_NAK 0x01
1244 /* DP 1.2 MST sideband nak reasons - table 2.84 */
1245 #define DP_NAK_WRITE_FAILURE 0x01
1246 #define DP_NAK_INVALID_READ 0x02
1247 #define DP_NAK_CRC_FAILURE 0x03
1248 #define DP_NAK_BAD_PARAM 0x04
1249 #define DP_NAK_DEFER 0x05
1250 #define DP_NAK_LINK_FAILURE 0x06
1251 #define DP_NAK_NO_RESOURCES 0x07
1252 #define DP_NAK_DPCD_FAIL 0x08
1253 #define DP_NAK_I2C_NAK 0x09
1254 #define DP_NAK_ALLOCATE_FAIL 0x0a
1256 #define MODE_I2C_START 1
1257 #define MODE_I2C_WRITE 2
1258 #define MODE_I2C_READ 4
1259 #define MODE_I2C_STOP 8
1261 /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1262 #define DP_MST_PHYSICAL_PORT_0 0
1263 #define DP_MST_LOGICAL_PORT_0 8
1265 #define DP_LINK_CONSTANT_N_VALUE 0x8000
1266 #define DP_LINK_STATUS_SIZE 6
1267 bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1268 int lane_count);
1269 bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1270 int lane_count);
1271 u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
1272 int lane);
1273 u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
1274 int lane);
1275 u8 drm_dp_get_adjust_request_post_cursor(const u8 link_status[DP_LINK_STATUS_SIZE],
1276 unsigned int lane);
1278 #define DP_BRANCH_OUI_HEADER_SIZE 0xc
1279 #define DP_RECEIVER_CAP_SIZE 0xf
1280 #define DP_DSC_RECEIVER_CAP_SIZE 0xf
1281 #define EDP_PSR_RECEIVER_CAP_SIZE 2
1282 #define EDP_DISPLAY_CTL_CAP_SIZE 3
1283 #define DP_LTTPR_COMMON_CAP_SIZE 8
1284 #define DP_LTTPR_PHY_CAP_SIZE 3
1286 void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1287 void drm_dp_lttpr_link_train_clock_recovery_delay(void);
1288 void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1289 void drm_dp_lttpr_link_train_channel_eq_delay(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1291 u8 drm_dp_link_rate_to_bw_code(int link_rate);
1292 int drm_dp_bw_code_to_link_rate(u8 link_bw);
1294 #define DP_SDP_AUDIO_TIMESTAMP 0x01
1295 #define DP_SDP_AUDIO_STREAM 0x02
1296 #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1297 #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1298 #define DP_SDP_ISRC 0x06 /* DP 1.2 */
1299 #define DP_SDP_VSC 0x07 /* DP 1.2 */
1300 #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1301 #define DP_SDP_PPS 0x10 /* DP 1.4 */
1302 #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1303 #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1304 /* 0x80+ CEA-861 infoframe types */
1307 * struct dp_sdp_header - DP secondary data packet header
1308 * @HB0: Secondary Data Packet ID
1309 * @HB1: Secondary Data Packet Type
1310 * @HB2: Secondary Data Packet Specific header, Byte 0
1311 * @HB3: Secondary Data packet Specific header, Byte 1
1313 struct dp_sdp_header {
1314 u8 HB0;
1315 u8 HB1;
1316 u8 HB2;
1317 u8 HB3;
1318 } __packed;
1320 #define EDP_SDP_HEADER_REVISION_MASK 0x1F
1321 #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
1322 #define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F
1325 * struct dp_sdp - DP secondary data packet
1326 * @sdp_header: DP secondary data packet header
1327 * @db: DP secondaray data packet data blocks
1328 * VSC SDP Payload for PSR
1329 * db[0]: Stereo Interface
1330 * db[1]: 0 - PSR State; 1 - Update RFB; 2 - CRC Valid
1331 * db[2]: CRC value bits 7:0 of the R or Cr component
1332 * db[3]: CRC value bits 15:8 of the R or Cr component
1333 * db[4]: CRC value bits 7:0 of the G or Y component
1334 * db[5]: CRC value bits 15:8 of the G or Y component
1335 * db[6]: CRC value bits 7:0 of the B or Cb component
1336 * db[7]: CRC value bits 15:8 of the B or Cb component
1337 * db[8] - db[31]: Reserved
1338 * VSC SDP Payload for Pixel Encoding/Colorimetry Format
1339 * db[0] - db[15]: Reserved
1340 * db[16]: Pixel Encoding and Colorimetry Formats
1341 * db[17]: Dynamic Range and Component Bit Depth
1342 * db[18]: Content Type
1343 * db[19] - db[31]: Reserved
1345 struct dp_sdp {
1346 struct dp_sdp_header sdp_header;
1347 u8 db[32];
1348 } __packed;
1350 #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1351 #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1352 #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1355 * enum dp_pixelformat - drm DP Pixel encoding formats
1357 * This enum is used to indicate DP VSC SDP Pixel encoding formats.
1358 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1359 * DB18]
1361 * @DP_PIXELFORMAT_RGB: RGB pixel encoding format
1362 * @DP_PIXELFORMAT_YUV444: YCbCr 4:4:4 pixel encoding format
1363 * @DP_PIXELFORMAT_YUV422: YCbCr 4:2:2 pixel encoding format
1364 * @DP_PIXELFORMAT_YUV420: YCbCr 4:2:0 pixel encoding format
1365 * @DP_PIXELFORMAT_Y_ONLY: Y Only pixel encoding format
1366 * @DP_PIXELFORMAT_RAW: RAW pixel encoding format
1367 * @DP_PIXELFORMAT_RESERVED: Reserved pixel encoding format
1369 enum dp_pixelformat {
1370 DP_PIXELFORMAT_RGB = 0,
1371 DP_PIXELFORMAT_YUV444 = 0x1,
1372 DP_PIXELFORMAT_YUV422 = 0x2,
1373 DP_PIXELFORMAT_YUV420 = 0x3,
1374 DP_PIXELFORMAT_Y_ONLY = 0x4,
1375 DP_PIXELFORMAT_RAW = 0x5,
1376 DP_PIXELFORMAT_RESERVED = 0x6,
1380 * enum dp_colorimetry - drm DP Colorimetry formats
1382 * This enum is used to indicate DP VSC SDP Colorimetry formats.
1383 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1384 * DB18] and a name of enum member follows DRM_MODE_COLORIMETRY definition.
1386 * @DP_COLORIMETRY_DEFAULT: sRGB (IEC 61966-2-1) or
1387 * ITU-R BT.601 colorimetry format
1388 * @DP_COLORIMETRY_RGB_WIDE_FIXED: RGB wide gamut fixed point colorimetry format
1389 * @DP_COLORIMETRY_BT709_YCC: ITU-R BT.709 colorimetry format
1390 * @DP_COLORIMETRY_RGB_WIDE_FLOAT: RGB wide gamut floating point
1391 * (scRGB (IEC 61966-2-2)) colorimetry format
1392 * @DP_COLORIMETRY_XVYCC_601: xvYCC601 colorimetry format
1393 * @DP_COLORIMETRY_OPRGB: OpRGB colorimetry format
1394 * @DP_COLORIMETRY_XVYCC_709: xvYCC709 colorimetry format
1395 * @DP_COLORIMETRY_DCI_P3_RGB: DCI-P3 (SMPTE RP 431-2) colorimetry format
1396 * @DP_COLORIMETRY_SYCC_601: sYCC601 colorimetry format
1397 * @DP_COLORIMETRY_RGB_CUSTOM: RGB Custom Color Profile colorimetry format
1398 * @DP_COLORIMETRY_OPYCC_601: opYCC601 colorimetry format
1399 * @DP_COLORIMETRY_BT2020_RGB: ITU-R BT.2020 R' G' B' colorimetry format
1400 * @DP_COLORIMETRY_BT2020_CYCC: ITU-R BT.2020 Y'c C'bc C'rc colorimetry format
1401 * @DP_COLORIMETRY_BT2020_YCC: ITU-R BT.2020 Y' C'b C'r colorimetry format
1403 enum dp_colorimetry {
1404 DP_COLORIMETRY_DEFAULT = 0,
1405 DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1,
1406 DP_COLORIMETRY_BT709_YCC = 0x1,
1407 DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2,
1408 DP_COLORIMETRY_XVYCC_601 = 0x2,
1409 DP_COLORIMETRY_OPRGB = 0x3,
1410 DP_COLORIMETRY_XVYCC_709 = 0x3,
1411 DP_COLORIMETRY_DCI_P3_RGB = 0x4,
1412 DP_COLORIMETRY_SYCC_601 = 0x4,
1413 DP_COLORIMETRY_RGB_CUSTOM = 0x5,
1414 DP_COLORIMETRY_OPYCC_601 = 0x5,
1415 DP_COLORIMETRY_BT2020_RGB = 0x6,
1416 DP_COLORIMETRY_BT2020_CYCC = 0x6,
1417 DP_COLORIMETRY_BT2020_YCC = 0x7,
1421 * enum dp_dynamic_range - drm DP Dynamic Range
1423 * This enum is used to indicate DP VSC SDP Dynamic Range.
1424 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1425 * DB18]
1427 * @DP_DYNAMIC_RANGE_VESA: VESA range
1428 * @DP_DYNAMIC_RANGE_CTA: CTA range
1430 enum dp_dynamic_range {
1431 DP_DYNAMIC_RANGE_VESA = 0,
1432 DP_DYNAMIC_RANGE_CTA = 1,
1436 * enum dp_content_type - drm DP Content Type
1438 * This enum is used to indicate DP VSC SDP Content Types.
1439 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1440 * DB18]
1441 * CTA-861-G defines content types and expected processing by a sink device
1443 * @DP_CONTENT_TYPE_NOT_DEFINED: Not defined type
1444 * @DP_CONTENT_TYPE_GRAPHICS: Graphics type
1445 * @DP_CONTENT_TYPE_PHOTO: Photo type
1446 * @DP_CONTENT_TYPE_VIDEO: Video type
1447 * @DP_CONTENT_TYPE_GAME: Game type
1449 enum dp_content_type {
1450 DP_CONTENT_TYPE_NOT_DEFINED = 0x00,
1451 DP_CONTENT_TYPE_GRAPHICS = 0x01,
1452 DP_CONTENT_TYPE_PHOTO = 0x02,
1453 DP_CONTENT_TYPE_VIDEO = 0x03,
1454 DP_CONTENT_TYPE_GAME = 0x04,
1458 * struct drm_dp_vsc_sdp - drm DP VSC SDP
1460 * This structure represents a DP VSC SDP of drm
1461 * It is based on DP 1.4 spec [Table 2-116: VSC SDP Header Bytes] and
1462 * [Table 2-117: VSC SDP Payload for DB16 through DB18]
1464 * @sdp_type: secondary-data packet type
1465 * @revision: revision number
1466 * @length: number of valid data bytes
1467 * @pixelformat: pixel encoding format
1468 * @colorimetry: colorimetry format
1469 * @bpc: bit per color
1470 * @dynamic_range: dynamic range information
1471 * @content_type: CTA-861-G defines content types and expected processing by a sink device
1473 struct drm_dp_vsc_sdp {
1474 unsigned char sdp_type;
1475 unsigned char revision;
1476 unsigned char length;
1477 enum dp_pixelformat pixelformat;
1478 enum dp_colorimetry colorimetry;
1479 int bpc;
1480 enum dp_dynamic_range dynamic_range;
1481 enum dp_content_type content_type;
1484 void drm_dp_vsc_sdp_log(const char *level, struct device *dev,
1485 const struct drm_dp_vsc_sdp *vsc);
1487 int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1489 static inline int
1490 drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1492 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1495 static inline u8
1496 drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1498 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1501 static inline bool
1502 drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1504 return dpcd[DP_DPCD_REV] >= 0x11 &&
1505 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1508 static inline bool
1509 drm_dp_fast_training_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1511 return dpcd[DP_DPCD_REV] >= 0x11 &&
1512 (dpcd[DP_MAX_DOWNSPREAD] & DP_NO_AUX_HANDSHAKE_LINK_TRAINING);
1515 static inline bool
1516 drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1518 return dpcd[DP_DPCD_REV] >= 0x12 &&
1519 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1522 static inline bool
1523 drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1525 return dpcd[DP_DPCD_REV] >= 0x14 &&
1526 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1529 static inline u8
1530 drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1532 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1533 DP_TRAINING_PATTERN_MASK;
1536 static inline bool
1537 drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1539 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1542 /* DP/eDP DSC support */
1543 u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1544 bool is_edp);
1545 u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]);
1546 int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE],
1547 u8 dsc_bpc[3]);
1549 static inline bool
1550 drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1552 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] &
1553 DP_DSC_DECOMPRESSION_IS_SUPPORTED;
1556 static inline u16
1557 drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1559 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] |
1560 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] &
1561 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK <<
1562 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT);
1565 static inline u32
1566 drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1568 /* Max Slicewidth = Number of Pixels * 320 */
1569 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] *
1570 DP_DSC_SLICE_WIDTH_MULTIPLIER;
1573 /* Forward Error Correction Support on DP 1.4 */
1574 static inline bool
1575 drm_dp_sink_supports_fec(const u8 fec_capable)
1577 return fec_capable & DP_FEC_CAPABLE;
1580 static inline bool
1581 drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1583 return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B;
1586 static inline bool
1587 drm_dp_alternate_scrambler_reset_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1589 return dpcd[DP_EDP_CONFIGURATION_CAP] &
1590 DP_ALTERNATE_SCRAMBLER_RESET_CAP;
1593 /* Ignore MSA timing for Adaptive Sync support on DP 1.4 */
1594 static inline bool
1595 drm_dp_sink_can_do_video_without_timing_msa(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1597 return dpcd[DP_DOWN_STREAM_PORT_COUNT] &
1598 DP_MSA_TIMING_PAR_IGNORED;
1602 * DisplayPort AUX channel
1606 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1607 * @address: address of the (first) register to access
1608 * @request: contains the type of transaction (see DP_AUX_* macros)
1609 * @reply: upon completion, contains the reply type of the transaction
1610 * @buffer: pointer to a transmission or reception buffer
1611 * @size: size of @buffer
1613 struct drm_dp_aux_msg {
1614 unsigned int address;
1615 u8 request;
1616 u8 reply;
1617 void *buffer;
1618 size_t size;
1621 struct cec_adapter;
1622 struct edid;
1623 struct drm_connector;
1626 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1627 * @lock: mutex protecting this struct
1628 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
1629 * @connector: the connector this CEC adapter is associated with
1630 * @unregister_work: unregister the CEC adapter
1632 struct drm_dp_aux_cec {
1633 struct mutex lock;
1634 struct cec_adapter *adap;
1635 struct drm_connector *connector;
1636 struct delayed_work unregister_work;
1640 * struct drm_dp_aux - DisplayPort AUX channel
1641 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
1642 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
1643 * @dev: pointer to struct device that is the parent for this AUX channel
1644 * @crtc: backpointer to the crtc that is currently using this AUX channel
1645 * @hw_mutex: internal mutex used for locking transfers
1646 * @crc_work: worker that captures CRCs for each frame
1647 * @crc_count: counter of captured frame CRCs
1648 * @transfer: transfers a message representing a single AUX transaction
1650 * The .dev field should be set to a pointer to the device that implements
1651 * the AUX channel.
1653 * The .name field may be used to specify the name of the I2C adapter. If set to
1654 * NULL, dev_name() of .dev will be used.
1656 * Drivers provide a hardware-specific implementation of how transactions
1657 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1658 * structure describing the transaction is passed into this function. Upon
1659 * success, the implementation should return the number of payload bytes
1660 * that were transferred, or a negative error-code on failure. Helpers
1661 * propagate errors from the .transfer() function, with the exception of
1662 * the -EBUSY error, which causes a transaction to be retried. On a short,
1663 * helpers will return -EPROTO to make it simpler to check for failure.
1665 * An AUX channel can also be used to transport I2C messages to a sink. A
1666 * typical application of that is to access an EDID that's present in the
1667 * sink device. The .transfer() function can also be used to execute such
1668 * transactions. The drm_dp_aux_register() function registers an I2C
1669 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1670 * should call drm_dp_aux_unregister() to remove the I2C adapter.
1671 * The I2C adapter uses long transfers by default; if a partial response is
1672 * received, the adapter will drop down to the size given by the partial
1673 * response for this transaction only.
1675 * Note that the aux helper code assumes that the .transfer() function
1676 * only modifies the reply field of the drm_dp_aux_msg structure. The
1677 * retry logic and i2c helpers assume this is the case.
1679 struct drm_dp_aux {
1680 const char *name;
1681 struct i2c_adapter ddc;
1682 struct device *dev;
1683 struct drm_crtc *crtc;
1684 struct mutex hw_mutex;
1685 struct work_struct crc_work;
1686 u8 crc_count;
1687 ssize_t (*transfer)(struct drm_dp_aux *aux,
1688 struct drm_dp_aux_msg *msg);
1690 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1692 unsigned i2c_nack_count;
1694 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1696 unsigned i2c_defer_count;
1698 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1700 struct drm_dp_aux_cec cec;
1702 * @is_remote: Is this AUX CH actually using sideband messaging.
1704 bool is_remote;
1707 ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1708 void *buffer, size_t size);
1709 ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1710 void *buffer, size_t size);
1713 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1714 * @aux: DisplayPort AUX channel
1715 * @offset: address of the register to read
1716 * @valuep: location where the value of the register will be stored
1718 * Returns the number of bytes transferred (1) on success, or a negative
1719 * error code on failure.
1721 static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1722 unsigned int offset, u8 *valuep)
1724 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1728 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1729 * @aux: DisplayPort AUX channel
1730 * @offset: address of the register to write
1731 * @value: value to write to the register
1733 * Returns the number of bytes transferred (1) on success, or a negative
1734 * error code on failure.
1736 static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1737 unsigned int offset, u8 value)
1739 return drm_dp_dpcd_write(aux, offset, &value, 1);
1742 int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux,
1743 u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1745 int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1746 u8 status[DP_LINK_STATUS_SIZE]);
1748 int drm_dp_dpcd_read_phy_link_status(struct drm_dp_aux *aux,
1749 enum drm_dp_phy dp_phy,
1750 u8 link_status[DP_LINK_STATUS_SIZE]);
1752 bool drm_dp_send_real_edid_checksum(struct drm_dp_aux *aux,
1753 u8 real_edid_checksum);
1755 int drm_dp_read_downstream_info(struct drm_dp_aux *aux,
1756 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1757 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS]);
1758 bool drm_dp_downstream_is_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1759 const u8 port_cap[4], u8 type);
1760 bool drm_dp_downstream_is_tmds(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1761 const u8 port_cap[4],
1762 const struct edid *edid);
1763 int drm_dp_downstream_max_dotclock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1764 const u8 port_cap[4]);
1765 int drm_dp_downstream_max_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1766 const u8 port_cap[4],
1767 const struct edid *edid);
1768 int drm_dp_downstream_min_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1769 const u8 port_cap[4],
1770 const struct edid *edid);
1771 int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1772 const u8 port_cap[4],
1773 const struct edid *edid);
1774 bool drm_dp_downstream_420_passthrough(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1775 const u8 port_cap[4]);
1776 bool drm_dp_downstream_444_to_420_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1777 const u8 port_cap[4]);
1778 struct drm_display_mode *drm_dp_downstream_mode(struct drm_device *dev,
1779 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1780 const u8 port_cap[4]);
1781 int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
1782 void drm_dp_downstream_debug(struct seq_file *m,
1783 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1784 const u8 port_cap[4],
1785 const struct edid *edid,
1786 struct drm_dp_aux *aux);
1787 enum drm_mode_subconnector
1788 drm_dp_subconnector_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1789 const u8 port_cap[4]);
1790 void drm_dp_set_subconnector_property(struct drm_connector *connector,
1791 enum drm_connector_status status,
1792 const u8 *dpcd,
1793 const u8 port_cap[4]);
1795 struct drm_dp_desc;
1796 bool drm_dp_read_sink_count_cap(struct drm_connector *connector,
1797 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1798 const struct drm_dp_desc *desc);
1799 int drm_dp_read_sink_count(struct drm_dp_aux *aux);
1801 int drm_dp_read_lttpr_common_caps(struct drm_dp_aux *aux,
1802 u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1803 int drm_dp_read_lttpr_phy_caps(struct drm_dp_aux *aux,
1804 enum drm_dp_phy dp_phy,
1805 u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1806 int drm_dp_lttpr_count(const u8 cap[DP_LTTPR_COMMON_CAP_SIZE]);
1807 int drm_dp_lttpr_max_link_rate(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1808 int drm_dp_lttpr_max_lane_count(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1809 bool drm_dp_lttpr_voltage_swing_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1810 bool drm_dp_lttpr_pre_emphasis_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1812 void drm_dp_remote_aux_init(struct drm_dp_aux *aux);
1813 void drm_dp_aux_init(struct drm_dp_aux *aux);
1814 int drm_dp_aux_register(struct drm_dp_aux *aux);
1815 void drm_dp_aux_unregister(struct drm_dp_aux *aux);
1817 int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
1818 int drm_dp_stop_crc(struct drm_dp_aux *aux);
1820 struct drm_dp_dpcd_ident {
1821 u8 oui[3];
1822 u8 device_id[6];
1823 u8 hw_rev;
1824 u8 sw_major_rev;
1825 u8 sw_minor_rev;
1826 } __packed;
1829 * struct drm_dp_desc - DP branch/sink device descriptor
1830 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
1831 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
1833 struct drm_dp_desc {
1834 struct drm_dp_dpcd_ident ident;
1835 u32 quirks;
1838 int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1839 bool is_branch);
1840 u32 drm_dp_get_edid_quirks(const struct edid *edid);
1843 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1845 * Display Port sink and branch devices in the wild have a variety of bugs, try
1846 * to collect them here. The quirks are shared, but it's up to the drivers to
1847 * implement workarounds for them. Note that because some devices have
1848 * unreliable OUIDs, the EDID of sinks should also be checked for quirks using
1849 * drm_dp_get_edid_quirks().
1851 enum drm_dp_quirk {
1853 * @DP_DPCD_QUIRK_CONSTANT_N:
1855 * The device requires main link attributes Mvid and Nvid to be limited
1856 * to 16 bits. So will give a constant value (0x8000) for compatability.
1858 DP_DPCD_QUIRK_CONSTANT_N,
1860 * @DP_DPCD_QUIRK_NO_PSR:
1862 * The device does not support PSR even if reports that it supports or
1863 * driver still need to implement proper handling for such device.
1865 DP_DPCD_QUIRK_NO_PSR,
1867 * @DP_DPCD_QUIRK_NO_SINK_COUNT:
1869 * The device does not set SINK_COUNT to a non-zero value.
1870 * The driver should ignore SINK_COUNT during detection. Note that
1871 * drm_dp_read_sink_count_cap() automatically checks for this quirk.
1873 DP_DPCD_QUIRK_NO_SINK_COUNT,
1875 * @DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD:
1877 * The device supports MST DSC despite not supporting Virtual DPCD.
1878 * The DSC caps can be read from the physical aux instead.
1880 DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD,
1882 * @DP_QUIRK_FORCE_DPCD_BACKLIGHT:
1884 * The device is telling the truth when it says that it uses DPCD
1885 * backlight controls, even if the system's firmware disagrees. This
1886 * quirk should be checked against both the ident and panel EDID.
1887 * When present, the driver should honor the DPCD backlight
1888 * capabilities advertised.
1890 DP_QUIRK_FORCE_DPCD_BACKLIGHT,
1892 * @DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS:
1894 * The device supports a link rate of 3.24 Gbps (multiplier 0xc) despite
1895 * the DP_MAX_LINK_RATE register reporting a lower max multiplier.
1897 DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS,
1901 * drm_dp_has_quirk() - does the DP device have a specific quirk
1902 * @desc: Device descriptor filled by drm_dp_read_desc()
1903 * @edid_quirks: Optional quirk bitmask filled by drm_dp_get_edid_quirks()
1904 * @quirk: Quirk to query for
1906 * Return true if DP device identified by @desc has @quirk.
1908 static inline bool
1909 drm_dp_has_quirk(const struct drm_dp_desc *desc, u32 edid_quirks,
1910 enum drm_dp_quirk quirk)
1912 return (desc->quirks | edid_quirks) & BIT(quirk);
1915 #ifdef CONFIG_DRM_DP_CEC
1916 void drm_dp_cec_irq(struct drm_dp_aux *aux);
1917 void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
1918 struct drm_connector *connector);
1919 void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
1920 void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
1921 void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
1922 #else
1923 static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
1927 static inline void
1928 drm_dp_cec_register_connector(struct drm_dp_aux *aux,
1929 struct drm_connector *connector)
1933 static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
1937 static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
1938 const struct edid *edid)
1942 static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
1946 #endif
1949 * struct drm_dp_phy_test_params - DP Phy Compliance parameters
1950 * @link_rate: Requested Link rate from DPCD 0x219
1951 * @num_lanes: Number of lanes requested by sing through DPCD 0x220
1952 * @phy_pattern: DP Phy test pattern from DPCD 0x248
1953 * @hbr2_reset: DP HBR2_COMPLIANCE_SCRAMBLER_RESET from DCPD 0x24A and 0x24B
1954 * @custom80: DP Test_80BIT_CUSTOM_PATTERN from DPCDs 0x250 through 0x259
1955 * @enhanced_frame_cap: flag for enhanced frame capability.
1957 struct drm_dp_phy_test_params {
1958 int link_rate;
1959 u8 num_lanes;
1960 u8 phy_pattern;
1961 u8 hbr2_reset[2];
1962 u8 custom80[10];
1963 bool enhanced_frame_cap;
1966 int drm_dp_get_phy_test_pattern(struct drm_dp_aux *aux,
1967 struct drm_dp_phy_test_params *data);
1968 int drm_dp_set_phy_test_pattern(struct drm_dp_aux *aux,
1969 struct drm_dp_phy_test_params *data, u8 dp_rev);
1970 #endif /* _DRM_DP_HELPER_H_ */