PCI: quirks: Fix backport of quirk_io()
[linux/fpc-iii.git] / drivers / pci / quirks.c
blob481b184ee5e8a2f1eba782a86e5638aa28a22010
1 /*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/export.h>
21 #include <linux/pci.h>
22 #include <linux/init.h>
23 #include <linux/delay.h>
24 #include <linux/acpi.h>
25 #include <linux/kallsyms.h>
26 #include <linux/dmi.h>
27 #include <linux/pci-aspm.h>
28 #include <linux/ioport.h>
29 #include <linux/mm.h>
30 #include <asm/dma.h> /* isa_dma_bridge_buggy */
31 #include "pci.h"
34 * This quirk function disables memory decoding and releases memory resources
35 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
36 * It also rounds up size to specified alignment.
37 * Later on, the kernel will assign page-aligned memory resource back
38 * to the device.
40 static void __devinit quirk_resource_alignment(struct pci_dev *dev)
42 int i;
43 struct resource *r;
44 resource_size_t align, size;
45 u16 command;
47 if (!pci_is_reassigndev(dev))
48 return;
50 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
51 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
52 dev_warn(&dev->dev,
53 "Can't reassign resources to host bridge.\n");
54 return;
57 dev_info(&dev->dev,
58 "Disabling memory decoding and releasing memory resources.\n");
59 pci_read_config_word(dev, PCI_COMMAND, &command);
60 command &= ~PCI_COMMAND_MEMORY;
61 pci_write_config_word(dev, PCI_COMMAND, command);
63 align = pci_specified_resource_alignment(dev);
64 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
65 r = &dev->resource[i];
66 if (!(r->flags & IORESOURCE_MEM))
67 continue;
68 size = resource_size(r);
69 if (size < align) {
70 size = align;
71 dev_info(&dev->dev,
72 "Rounding up size of resource #%d to %#llx.\n",
73 i, (unsigned long long)size);
75 r->end = size - 1;
76 r->start = 0;
78 /* Need to disable bridge's resource window,
79 * to enable the kernel to reassign new resource
80 * window later on.
82 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
83 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
84 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
85 r = &dev->resource[i];
86 if (!(r->flags & IORESOURCE_MEM))
87 continue;
88 r->end = resource_size(r) - 1;
89 r->start = 0;
91 pci_disable_bridge_window(dev);
94 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
97 * Decoding should be disabled for a PCI device during BAR sizing to avoid
98 * conflict. But doing so may cause problems on host bridge and perhaps other
99 * key system devices. For devices that need to have mmio decoding always-on,
100 * we need to set the dev->mmio_always_on bit.
102 static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
104 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
105 dev->mmio_always_on = 1;
107 DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
109 /* The Mellanox Tavor device gives false positive parity errors
110 * Mark this device with a broken_parity_status, to allow
111 * PCI scanning code to "skip" this now blacklisted device.
113 static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
115 dev->broken_parity_status = 1; /* This device gives false positives */
117 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
118 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
120 /* Deal with broken BIOS'es that neglect to enable passive release,
121 which can cause problems in combination with the 82441FX/PPro MTRRs */
122 static void quirk_passive_release(struct pci_dev *dev)
124 struct pci_dev *d = NULL;
125 unsigned char dlc;
127 /* We have to make sure a particular bit is set in the PIIX3
128 ISA bridge, so we have to go out and find it. */
129 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
130 pci_read_config_byte(d, 0x82, &dlc);
131 if (!(dlc & 1<<1)) {
132 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
133 dlc |= 1<<1;
134 pci_write_config_byte(d, 0x82, dlc);
138 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
139 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
141 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
142 but VIA don't answer queries. If you happen to have good contacts at VIA
143 ask them for me please -- Alan
145 This appears to be BIOS not version dependent. So presumably there is a
146 chipset level fix */
148 static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
150 if (!isa_dma_bridge_buggy) {
151 isa_dma_bridge_buggy=1;
152 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
156 * Its not totally clear which chipsets are the problematic ones
157 * We know 82C586 and 82C596 variants are affected.
159 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
160 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
161 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
162 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
163 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
164 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
165 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
168 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
169 * for some HT machines to use C4 w/o hanging.
171 static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
173 u32 pmbase;
174 u16 pm1a;
176 pci_read_config_dword(dev, 0x40, &pmbase);
177 pmbase = pmbase & 0xff80;
178 pm1a = inw(pmbase);
180 if (pm1a & 0x10) {
181 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
182 outw(0x10, pmbase);
185 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
188 * Chipsets where PCI->PCI transfers vanish or hang
190 static void __devinit quirk_nopcipci(struct pci_dev *dev)
192 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
193 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
194 pci_pci_problems |= PCIPCI_FAIL;
197 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
198 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
200 static void __devinit quirk_nopciamd(struct pci_dev *dev)
202 u8 rev;
203 pci_read_config_byte(dev, 0x08, &rev);
204 if (rev == 0x13) {
205 /* Erratum 24 */
206 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
207 pci_pci_problems |= PCIAGP_FAIL;
210 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
213 * Triton requires workarounds to be used by the drivers
215 static void __devinit quirk_triton(struct pci_dev *dev)
217 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
218 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
219 pci_pci_problems |= PCIPCI_TRITON;
222 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
223 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
224 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
225 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
228 * VIA Apollo KT133 needs PCI latency patch
229 * Made according to a windows driver based patch by George E. Breese
230 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
231 * and http://www.georgebreese.com/net/software/#PCI
232 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
233 * the info on which Mr Breese based his work.
235 * Updated based on further information from the site and also on
236 * information provided by VIA
238 static void quirk_vialatency(struct pci_dev *dev)
240 struct pci_dev *p;
241 u8 busarb;
242 /* Ok we have a potential problem chipset here. Now see if we have
243 a buggy southbridge */
245 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
246 if (p!=NULL) {
247 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
248 /* Check for buggy part revisions */
249 if (p->revision < 0x40 || p->revision > 0x42)
250 goto exit;
251 } else {
252 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
253 if (p==NULL) /* No problem parts */
254 goto exit;
255 /* Check for buggy part revisions */
256 if (p->revision < 0x10 || p->revision > 0x12)
257 goto exit;
261 * Ok we have the problem. Now set the PCI master grant to
262 * occur every master grant. The apparent bug is that under high
263 * PCI load (quite common in Linux of course) you can get data
264 * loss when the CPU is held off the bus for 3 bus master requests
265 * This happens to include the IDE controllers....
267 * VIA only apply this fix when an SB Live! is present but under
268 * both Linux and Windows this isn't enough, and we have seen
269 * corruption without SB Live! but with things like 3 UDMA IDE
270 * controllers. So we ignore that bit of the VIA recommendation..
273 pci_read_config_byte(dev, 0x76, &busarb);
274 /* Set bit 4 and bi 5 of byte 76 to 0x01
275 "Master priority rotation on every PCI master grant */
276 busarb &= ~(1<<5);
277 busarb |= (1<<4);
278 pci_write_config_byte(dev, 0x76, busarb);
279 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
280 exit:
281 pci_dev_put(p);
283 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
284 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
285 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
286 /* Must restore this on a resume from RAM */
287 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
288 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
289 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
292 * VIA Apollo VP3 needs ETBF on BT848/878
294 static void __devinit quirk_viaetbf(struct pci_dev *dev)
296 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
297 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
298 pci_pci_problems |= PCIPCI_VIAETBF;
301 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
303 static void __devinit quirk_vsfx(struct pci_dev *dev)
305 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
306 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
307 pci_pci_problems |= PCIPCI_VSFX;
310 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
313 * Ali Magik requires workarounds to be used by the drivers
314 * that DMA to AGP space. Latency must be set to 0xA and triton
315 * workaround applied too
316 * [Info kindly provided by ALi]
318 static void __init quirk_alimagik(struct pci_dev *dev)
320 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
321 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
322 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
329 * Natoma has some interesting boundary conditions with Zoran stuff
330 * at least
332 static void __devinit quirk_natoma(struct pci_dev *dev)
334 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
335 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
336 pci_pci_problems |= PCIPCI_NATOMA;
339 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
340 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
341 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
342 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
343 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
344 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
347 * This chip can cause PCI parity errors if config register 0xA0 is read
348 * while DMAs are occurring.
350 static void __devinit quirk_citrine(struct pci_dev *dev)
352 dev->cfg_size = 0xA0;
354 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
356 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
357 static void quirk_extend_bar_to_page(struct pci_dev *dev)
359 int i;
361 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
362 struct resource *r = &dev->resource[i];
364 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
365 r->end = PAGE_SIZE - 1;
366 r->start = 0;
367 r->flags |= IORESOURCE_UNSET;
368 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
369 i, r);
373 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
376 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
377 * If it's needed, re-allocate the region.
379 static void __devinit quirk_s3_64M(struct pci_dev *dev)
381 struct resource *r = &dev->resource[0];
383 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
384 r->start = 0;
385 r->end = 0x3ffffff;
388 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
389 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
391 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
392 const char *name)
394 u32 region;
395 struct pci_bus_region bus_region;
396 struct resource *res = dev->resource + pos;
398 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
400 if (!region)
401 return;
403 res->name = pci_name(dev);
404 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
405 res->flags |=
406 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
407 region &= ~(size - 1);
409 /* Convert from PCI bus to resource space */
410 bus_region.start = region;
411 bus_region.end = region + size - 1;
412 pcibios_bus_to_resource(dev, res, &bus_region);
414 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
415 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
419 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
420 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
421 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
422 * (which conflicts w/ BAR1's memory range).
424 * CS553x's ISA PCI BARs may also be read-only (ref:
425 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
427 static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
429 static char *name = "CS5536 ISA bridge";
431 if (pci_resource_len(dev, 0) != 8) {
432 quirk_io(dev, 0, 8, name); /* SMB */
433 quirk_io(dev, 1, 256, name); /* GPIO */
434 quirk_io(dev, 2, 64, name); /* MFGPT */
435 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
436 name);
439 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
441 static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
442 unsigned size, int nr, const char *name)
444 region &= ~(size-1);
445 if (region) {
446 struct pci_bus_region bus_region;
447 struct resource *res = dev->resource + nr;
449 res->name = pci_name(dev);
450 res->start = region;
451 res->end = region + size - 1;
452 res->flags = IORESOURCE_IO;
454 /* Convert from PCI bus to resource space. */
455 bus_region.start = res->start;
456 bus_region.end = res->end;
457 pcibios_bus_to_resource(dev, res, &bus_region);
459 if (pci_claim_resource(dev, nr) == 0)
460 dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
461 res, name);
466 * ATI Northbridge setups MCE the processor if you even
467 * read somewhere between 0x3b0->0x3bb or read 0x3d3
469 static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
471 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
472 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
473 request_region(0x3b0, 0x0C, "RadeonIGP");
474 request_region(0x3d3, 0x01, "RadeonIGP");
476 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
479 * Let's make the southbridge information explicit instead
480 * of having to worry about people probing the ACPI areas,
481 * for example.. (Yes, it happens, and if you read the wrong
482 * ACPI register it will put the machine to sleep with no
483 * way of waking it up again. Bummer).
485 * ALI M7101: Two IO regions pointed to by words at
486 * 0xE0 (64 bytes of ACPI registers)
487 * 0xE2 (32 bytes of SMB registers)
489 static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
491 u16 region;
493 pci_read_config_word(dev, 0xE0, &region);
494 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
495 pci_read_config_word(dev, 0xE2, &region);
496 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
498 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
500 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
502 u32 devres;
503 u32 mask, size, base;
505 pci_read_config_dword(dev, port, &devres);
506 if ((devres & enable) != enable)
507 return;
508 mask = (devres >> 16) & 15;
509 base = devres & 0xffff;
510 size = 16;
511 for (;;) {
512 unsigned bit = size >> 1;
513 if ((bit & mask) == bit)
514 break;
515 size = bit;
518 * For now we only print it out. Eventually we'll want to
519 * reserve it (at least if it's in the 0x1000+ range), but
520 * let's get enough confirmation reports first.
522 base &= -size;
523 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
526 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
528 u32 devres;
529 u32 mask, size, base;
531 pci_read_config_dword(dev, port, &devres);
532 if ((devres & enable) != enable)
533 return;
534 base = devres & 0xffff0000;
535 mask = (devres & 0x3f) << 16;
536 size = 128 << 16;
537 for (;;) {
538 unsigned bit = size >> 1;
539 if ((bit & mask) == bit)
540 break;
541 size = bit;
544 * For now we only print it out. Eventually we'll want to
545 * reserve it, but let's get enough confirmation reports first.
547 base &= -size;
548 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
552 * PIIX4 ACPI: Two IO regions pointed to by longwords at
553 * 0x40 (64 bytes of ACPI registers)
554 * 0x90 (16 bytes of SMB registers)
555 * and a few strange programmable PIIX4 device resources.
557 static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
559 u32 region, res_a;
561 pci_read_config_dword(dev, 0x40, &region);
562 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
563 pci_read_config_dword(dev, 0x90, &region);
564 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
566 /* Device resource A has enables for some of the other ones */
567 pci_read_config_dword(dev, 0x5c, &res_a);
569 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
570 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
572 /* Device resource D is just bitfields for static resources */
574 /* Device 12 enabled? */
575 if (res_a & (1 << 29)) {
576 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
577 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
579 /* Device 13 enabled? */
580 if (res_a & (1 << 30)) {
581 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
582 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
584 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
585 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
587 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
588 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
590 #define ICH_PMBASE 0x40
591 #define ICH_ACPI_CNTL 0x44
592 #define ICH4_ACPI_EN 0x10
593 #define ICH6_ACPI_EN 0x80
594 #define ICH4_GPIOBASE 0x58
595 #define ICH4_GPIO_CNTL 0x5c
596 #define ICH4_GPIO_EN 0x10
597 #define ICH6_GPIOBASE 0x48
598 #define ICH6_GPIO_CNTL 0x4c
599 #define ICH6_GPIO_EN 0x10
602 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
603 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
604 * 0x58 (64 bytes of GPIO I/O space)
606 static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
608 u32 region;
609 u8 enable;
612 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
613 * with low legacy (and fixed) ports. We don't know the decoding
614 * priority and can't tell whether the legacy device or the one created
615 * here is really at that address. This happens on boards with broken
616 * BIOSes.
619 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
620 if (enable & ICH4_ACPI_EN) {
621 pci_read_config_dword(dev, ICH_PMBASE, &region);
622 region &= PCI_BASE_ADDRESS_IO_MASK;
623 if (region >= PCIBIOS_MIN_IO)
624 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
625 "ICH4 ACPI/GPIO/TCO");
628 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
629 if (enable & ICH4_GPIO_EN) {
630 pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
631 region &= PCI_BASE_ADDRESS_IO_MASK;
632 if (region >= PCIBIOS_MIN_IO)
633 quirk_io_region(dev, region, 64,
634 PCI_BRIDGE_RESOURCES + 1, "ICH4 GPIO");
637 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
638 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
639 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
640 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
641 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
642 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
643 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
644 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
645 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
646 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
648 static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
650 u32 region;
651 u8 enable;
653 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
654 if (enable & ICH6_ACPI_EN) {
655 pci_read_config_dword(dev, ICH_PMBASE, &region);
656 region &= PCI_BASE_ADDRESS_IO_MASK;
657 if (region >= PCIBIOS_MIN_IO)
658 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
659 "ICH6 ACPI/GPIO/TCO");
662 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
663 if (enable & ICH6_GPIO_EN) {
664 pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
665 region &= PCI_BASE_ADDRESS_IO_MASK;
666 if (region >= PCIBIOS_MIN_IO)
667 quirk_io_region(dev, region, 64,
668 PCI_BRIDGE_RESOURCES + 1, "ICH6 GPIO");
672 static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
674 u32 val;
675 u32 size, base;
677 pci_read_config_dword(dev, reg, &val);
679 /* Enabled? */
680 if (!(val & 1))
681 return;
682 base = val & 0xfffc;
683 if (dynsize) {
685 * This is not correct. It is 16, 32 or 64 bytes depending on
686 * register D31:F0:ADh bits 5:4.
688 * But this gets us at least _part_ of it.
690 size = 16;
691 } else {
692 size = 128;
694 base &= ~(size-1);
696 /* Just print it out for now. We should reserve it after more debugging */
697 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
700 static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
702 /* Shared ACPI/GPIO decode with all ICH6+ */
703 ich6_lpc_acpi_gpio(dev);
705 /* ICH6-specific generic IO decode */
706 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
707 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
709 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
710 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
712 static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
714 u32 val;
715 u32 mask, base;
717 pci_read_config_dword(dev, reg, &val);
719 /* Enabled? */
720 if (!(val & 1))
721 return;
724 * IO base in bits 15:2, mask in bits 23:18, both
725 * are dword-based
727 base = val & 0xfffc;
728 mask = (val >> 16) & 0xfc;
729 mask |= 3;
731 /* Just print it out for now. We should reserve it after more debugging */
732 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
735 /* ICH7-10 has the same common LPC generic IO decode registers */
736 static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
738 /* We share the common ACPI/GPIO decode with ICH6 */
739 ich6_lpc_acpi_gpio(dev);
741 /* And have 4 ICH7+ generic decodes */
742 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
743 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
744 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
745 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
747 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
748 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
749 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
750 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
751 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
752 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
753 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
754 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
755 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
756 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
757 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
758 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
759 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
762 * VIA ACPI: One IO region pointed to by longword at
763 * 0x48 or 0x20 (256 bytes of ACPI registers)
765 static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
767 u32 region;
769 if (dev->revision & 0x10) {
770 pci_read_config_dword(dev, 0x48, &region);
771 region &= PCI_BASE_ADDRESS_IO_MASK;
772 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
775 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
778 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
779 * 0x48 (256 bytes of ACPI registers)
780 * 0x70 (128 bytes of hardware monitoring register)
781 * 0x90 (16 bytes of SMB registers)
783 static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
785 u16 hm;
786 u32 smb;
788 quirk_vt82c586_acpi(dev);
790 pci_read_config_word(dev, 0x70, &hm);
791 hm &= PCI_BASE_ADDRESS_IO_MASK;
792 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
794 pci_read_config_dword(dev, 0x90, &smb);
795 smb &= PCI_BASE_ADDRESS_IO_MASK;
796 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
798 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
801 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
802 * 0x88 (128 bytes of power management registers)
803 * 0xd0 (16 bytes of SMB registers)
805 static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
807 u16 pm, smb;
809 pci_read_config_word(dev, 0x88, &pm);
810 pm &= PCI_BASE_ADDRESS_IO_MASK;
811 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
813 pci_read_config_word(dev, 0xd0, &smb);
814 smb &= PCI_BASE_ADDRESS_IO_MASK;
815 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
817 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
820 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
821 * Disable fast back-to-back on the secondary bus segment
823 static void __devinit quirk_xio2000a(struct pci_dev *dev)
825 struct pci_dev *pdev;
826 u16 command;
828 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
829 "secondary bus fast back-to-back transfers disabled\n");
830 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
831 pci_read_config_word(pdev, PCI_COMMAND, &command);
832 if (command & PCI_COMMAND_FAST_BACK)
833 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
836 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
837 quirk_xio2000a);
839 #ifdef CONFIG_X86_IO_APIC
841 #include <asm/io_apic.h>
844 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
845 * devices to the external APIC.
847 * TODO: When we have device-specific interrupt routers,
848 * this code will go away from quirks.
850 static void quirk_via_ioapic(struct pci_dev *dev)
852 u8 tmp;
854 if (nr_ioapics < 1)
855 tmp = 0; /* nothing routed to external APIC */
856 else
857 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
859 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
860 tmp == 0 ? "Disa" : "Ena");
862 /* Offset 0x58: External APIC IRQ output control */
863 pci_write_config_byte (dev, 0x58, tmp);
865 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
866 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
869 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
870 * This leads to doubled level interrupt rates.
871 * Set this bit to get rid of cycle wastage.
872 * Otherwise uncritical.
874 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
876 u8 misc_control2;
877 #define BYPASS_APIC_DEASSERT 8
879 pci_read_config_byte(dev, 0x5B, &misc_control2);
880 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
881 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
882 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
885 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
886 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
889 * The AMD io apic can hang the box when an apic irq is masked.
890 * We check all revs >= B0 (yet not in the pre production!) as the bug
891 * is currently marked NoFix
893 * We have multiple reports of hangs with this chipset that went away with
894 * noapic specified. For the moment we assume it's the erratum. We may be wrong
895 * of course. However the advice is demonstrably good even if so..
897 static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
899 if (dev->revision >= 0x02) {
900 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
901 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
904 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
906 static void __init quirk_ioapic_rmw(struct pci_dev *dev)
908 if (dev->devfn == 0 && dev->bus->number == 0)
909 sis_apic_bug = 1;
911 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
912 #endif /* CONFIG_X86_IO_APIC */
915 * Some settings of MMRBC can lead to data corruption so block changes.
916 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
918 static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
920 if (dev->subordinate && dev->revision <= 0x12) {
921 dev_info(&dev->dev, "AMD8131 rev %x detected; "
922 "disabling PCI-X MMRBC\n", dev->revision);
923 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
926 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
929 * FIXME: it is questionable that quirk_via_acpi
930 * is needed. It shows up as an ISA bridge, and does not
931 * support the PCI_INTERRUPT_LINE register at all. Therefore
932 * it seems like setting the pci_dev's 'irq' to the
933 * value of the ACPI SCI interrupt is only done for convenience.
934 * -jgarzik
936 static void __devinit quirk_via_acpi(struct pci_dev *d)
939 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
941 u8 irq;
942 pci_read_config_byte(d, 0x42, &irq);
943 irq &= 0xf;
944 if (irq && (irq != 2))
945 d->irq = irq;
947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
948 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
952 * VIA bridges which have VLink
955 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
957 static void quirk_via_bridge(struct pci_dev *dev)
959 /* See what bridge we have and find the device ranges */
960 switch (dev->device) {
961 case PCI_DEVICE_ID_VIA_82C686:
962 /* The VT82C686 is special, it attaches to PCI and can have
963 any device number. All its subdevices are functions of
964 that single device. */
965 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
966 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
967 break;
968 case PCI_DEVICE_ID_VIA_8237:
969 case PCI_DEVICE_ID_VIA_8237A:
970 via_vlink_dev_lo = 15;
971 break;
972 case PCI_DEVICE_ID_VIA_8235:
973 via_vlink_dev_lo = 16;
974 break;
975 case PCI_DEVICE_ID_VIA_8231:
976 case PCI_DEVICE_ID_VIA_8233_0:
977 case PCI_DEVICE_ID_VIA_8233A:
978 case PCI_DEVICE_ID_VIA_8233C_0:
979 via_vlink_dev_lo = 17;
980 break;
983 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
984 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
985 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
986 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
987 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
988 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
989 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
990 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
993 * quirk_via_vlink - VIA VLink IRQ number update
994 * @dev: PCI device
996 * If the device we are dealing with is on a PIC IRQ we need to
997 * ensure that the IRQ line register which usually is not relevant
998 * for PCI cards, is actually written so that interrupts get sent
999 * to the right place.
1000 * We only do this on systems where a VIA south bridge was detected,
1001 * and only for VIA devices on the motherboard (see quirk_via_bridge
1002 * above).
1005 static void quirk_via_vlink(struct pci_dev *dev)
1007 u8 irq, new_irq;
1009 /* Check if we have VLink at all */
1010 if (via_vlink_dev_lo == -1)
1011 return;
1013 new_irq = dev->irq;
1015 /* Don't quirk interrupts outside the legacy IRQ range */
1016 if (!new_irq || new_irq > 15)
1017 return;
1019 /* Internal device ? */
1020 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1021 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1022 return;
1024 /* This is an internal VLink device on a PIC interrupt. The BIOS
1025 ought to have set this but may not have, so we redo it */
1027 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1028 if (new_irq != irq) {
1029 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
1030 irq, new_irq);
1031 udelay(15); /* unknown if delay really needed */
1032 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1035 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1038 * VIA VT82C598 has its device ID settable and many BIOSes
1039 * set it to the ID of VT82C597 for backward compatibility.
1040 * We need to switch it off to be able to recognize the real
1041 * type of the chip.
1043 static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
1045 pci_write_config_byte(dev, 0xfc, 0);
1046 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1048 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1051 * CardBus controllers have a legacy base address that enables them
1052 * to respond as i82365 pcmcia controllers. We don't want them to
1053 * do this even if the Linux CardBus driver is not loaded, because
1054 * the Linux i82365 driver does not (and should not) handle CardBus.
1056 static void quirk_cardbus_legacy(struct pci_dev *dev)
1058 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
1059 return;
1060 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1062 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1063 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1066 * Following the PCI ordering rules is optional on the AMD762. I'm not
1067 * sure what the designers were smoking but let's not inhale...
1069 * To be fair to AMD, it follows the spec by default, its BIOS people
1070 * who turn it off!
1072 static void quirk_amd_ordering(struct pci_dev *dev)
1074 u32 pcic;
1075 pci_read_config_dword(dev, 0x4C, &pcic);
1076 if ((pcic&6)!=6) {
1077 pcic |= 6;
1078 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1079 pci_write_config_dword(dev, 0x4C, pcic);
1080 pci_read_config_dword(dev, 0x84, &pcic);
1081 pcic |= (1<<23); /* Required in this mode */
1082 pci_write_config_dword(dev, 0x84, pcic);
1085 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1086 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1089 * DreamWorks provided workaround for Dunord I-3000 problem
1091 * This card decodes and responds to addresses not apparently
1092 * assigned to it. We force a larger allocation to ensure that
1093 * nothing gets put too close to it.
1095 static void __devinit quirk_dunord ( struct pci_dev * dev )
1097 struct resource *r = &dev->resource [1];
1098 r->start = 0;
1099 r->end = 0xffffff;
1101 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1104 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1105 * is subtractive decoding (transparent), and does indicate this
1106 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1107 * instead of 0x01.
1109 static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
1111 dev->transparent = 1;
1113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1117 * Common misconfiguration of the MediaGX/Geode PCI master that will
1118 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1119 * datasheets found at http://www.national.com/analog for info on what
1120 * these bits do. <christer@weinigel.se>
1122 static void quirk_mediagx_master(struct pci_dev *dev)
1124 u8 reg;
1125 pci_read_config_byte(dev, 0x41, &reg);
1126 if (reg & 2) {
1127 reg &= ~2;
1128 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1129 pci_write_config_byte(dev, 0x41, reg);
1132 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1133 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1136 * Ensure C0 rev restreaming is off. This is normally done by
1137 * the BIOS but in the odd case it is not the results are corruption
1138 * hence the presence of a Linux check
1140 static void quirk_disable_pxb(struct pci_dev *pdev)
1142 u16 config;
1144 if (pdev->revision != 0x04) /* Only C0 requires this */
1145 return;
1146 pci_read_config_word(pdev, 0x40, &config);
1147 if (config & (1<<6)) {
1148 config &= ~(1<<6);
1149 pci_write_config_word(pdev, 0x40, config);
1150 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1153 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1154 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1156 static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
1158 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1159 u8 tmp;
1161 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1162 if (tmp == 0x01) {
1163 pci_read_config_byte(pdev, 0x40, &tmp);
1164 pci_write_config_byte(pdev, 0x40, tmp|1);
1165 pci_write_config_byte(pdev, 0x9, 1);
1166 pci_write_config_byte(pdev, 0xa, 6);
1167 pci_write_config_byte(pdev, 0x40, tmp);
1169 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1170 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1173 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1174 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1175 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1176 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1177 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1178 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1179 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1180 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1183 * Serverworks CSB5 IDE does not fully support native mode
1185 static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1187 u8 prog;
1188 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1189 if (prog & 5) {
1190 prog &= ~5;
1191 pdev->class &= ~5;
1192 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1193 /* PCI layer will sort out resources */
1196 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1199 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1201 static void __init quirk_ide_samemode(struct pci_dev *pdev)
1203 u8 prog;
1205 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1207 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1208 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1209 prog &= ~5;
1210 pdev->class &= ~5;
1211 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1214 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1217 * Some ATA devices break if put into D3
1220 static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1222 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1223 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1224 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1226 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1227 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
1228 /* ALi loses some register settings that we cannot then restore */
1229 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1230 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1231 occur when mode detecting */
1232 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
1234 /* This was originally an Alpha specific thing, but it really fits here.
1235 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1237 static void __init quirk_eisa_bridge(struct pci_dev *dev)
1239 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1241 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1245 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1246 * is not activated. The myth is that Asus said that they do not want the
1247 * users to be irritated by just another PCI Device in the Win98 device
1248 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1249 * package 2.7.0 for details)
1251 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1252 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1253 * becomes necessary to do this tweak in two steps -- the chosen trigger
1254 * is either the Host bridge (preferred) or on-board VGA controller.
1256 * Note that we used to unhide the SMBus that way on Toshiba laptops
1257 * (Satellite A40 and Tecra M2) but then found that the thermal management
1258 * was done by SMM code, which could cause unsynchronized concurrent
1259 * accesses to the SMBus registers, with potentially bad effects. Thus you
1260 * should be very careful when adding new entries: if SMM is accessing the
1261 * Intel SMBus, this is a very good reason to leave it hidden.
1263 * Likewise, many recent laptops use ACPI for thermal management. If the
1264 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1265 * natively, and keeping the SMBus hidden is the right thing to do. If you
1266 * are about to add an entry in the table below, please first disassemble
1267 * the DSDT and double-check that there is no code accessing the SMBus.
1269 static int asus_hides_smbus;
1271 static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1273 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1274 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1275 switch(dev->subsystem_device) {
1276 case 0x8025: /* P4B-LX */
1277 case 0x8070: /* P4B */
1278 case 0x8088: /* P4B533 */
1279 case 0x1626: /* L3C notebook */
1280 asus_hides_smbus = 1;
1282 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1283 switch(dev->subsystem_device) {
1284 case 0x80b1: /* P4GE-V */
1285 case 0x80b2: /* P4PE */
1286 case 0x8093: /* P4B533-V */
1287 asus_hides_smbus = 1;
1289 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1290 switch(dev->subsystem_device) {
1291 case 0x8030: /* P4T533 */
1292 asus_hides_smbus = 1;
1294 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1295 switch (dev->subsystem_device) {
1296 case 0x8070: /* P4G8X Deluxe */
1297 asus_hides_smbus = 1;
1299 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1300 switch (dev->subsystem_device) {
1301 case 0x80c9: /* PU-DLS */
1302 asus_hides_smbus = 1;
1304 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1305 switch (dev->subsystem_device) {
1306 case 0x1751: /* M2N notebook */
1307 case 0x1821: /* M5N notebook */
1308 case 0x1897: /* A6L notebook */
1309 asus_hides_smbus = 1;
1311 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1312 switch (dev->subsystem_device) {
1313 case 0x184b: /* W1N notebook */
1314 case 0x186a: /* M6Ne notebook */
1315 asus_hides_smbus = 1;
1317 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1318 switch (dev->subsystem_device) {
1319 case 0x80f2: /* P4P800-X */
1320 asus_hides_smbus = 1;
1322 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1323 switch (dev->subsystem_device) {
1324 case 0x1882: /* M6V notebook */
1325 case 0x1977: /* A6VA notebook */
1326 asus_hides_smbus = 1;
1328 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1329 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1330 switch(dev->subsystem_device) {
1331 case 0x088C: /* HP Compaq nc8000 */
1332 case 0x0890: /* HP Compaq nc6000 */
1333 asus_hides_smbus = 1;
1335 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1336 switch (dev->subsystem_device) {
1337 case 0x12bc: /* HP D330L */
1338 case 0x12bd: /* HP D530 */
1339 case 0x006a: /* HP Compaq nx9500 */
1340 asus_hides_smbus = 1;
1342 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1343 switch (dev->subsystem_device) {
1344 case 0x12bf: /* HP xw4100 */
1345 asus_hides_smbus = 1;
1347 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1348 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1349 switch(dev->subsystem_device) {
1350 case 0xC00C: /* Samsung P35 notebook */
1351 asus_hides_smbus = 1;
1353 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1354 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1355 switch(dev->subsystem_device) {
1356 case 0x0058: /* Compaq Evo N620c */
1357 asus_hides_smbus = 1;
1359 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1360 switch(dev->subsystem_device) {
1361 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1362 /* Motherboard doesn't have Host bridge
1363 * subvendor/subdevice IDs, therefore checking
1364 * its on-board VGA controller */
1365 asus_hides_smbus = 1;
1367 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1368 switch(dev->subsystem_device) {
1369 case 0x00b8: /* Compaq Evo D510 CMT */
1370 case 0x00b9: /* Compaq Evo D510 SFF */
1371 case 0x00ba: /* Compaq Evo D510 USDT */
1372 /* Motherboard doesn't have Host bridge
1373 * subvendor/subdevice IDs and on-board VGA
1374 * controller is disabled if an AGP card is
1375 * inserted, therefore checking USB UHCI
1376 * Controller #1 */
1377 asus_hides_smbus = 1;
1379 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1380 switch (dev->subsystem_device) {
1381 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1382 /* Motherboard doesn't have host bridge
1383 * subvendor/subdevice IDs, therefore checking
1384 * its on-board VGA controller */
1385 asus_hides_smbus = 1;
1389 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1390 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1391 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1392 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1393 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1394 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1395 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1396 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1397 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1398 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1400 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1401 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1402 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1404 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1406 u16 val;
1408 if (likely(!asus_hides_smbus))
1409 return;
1411 pci_read_config_word(dev, 0xF2, &val);
1412 if (val & 0x8) {
1413 pci_write_config_word(dev, 0xF2, val & (~0x8));
1414 pci_read_config_word(dev, 0xF2, &val);
1415 if (val & 0x8)
1416 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1417 else
1418 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1421 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1422 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1423 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1424 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1425 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1426 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1427 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1428 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1429 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1430 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1431 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1432 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1433 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1434 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1436 /* It appears we just have one such device. If not, we have a warning */
1437 static void __iomem *asus_rcba_base;
1438 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1440 u32 rcba;
1442 if (likely(!asus_hides_smbus))
1443 return;
1444 WARN_ON(asus_rcba_base);
1446 pci_read_config_dword(dev, 0xF0, &rcba);
1447 /* use bits 31:14, 16 kB aligned */
1448 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1449 if (asus_rcba_base == NULL)
1450 return;
1453 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1455 u32 val;
1457 if (likely(!asus_hides_smbus || !asus_rcba_base))
1458 return;
1459 /* read the Function Disable register, dword mode only */
1460 val = readl(asus_rcba_base + 0x3418);
1461 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1464 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1466 if (likely(!asus_hides_smbus || !asus_rcba_base))
1467 return;
1468 iounmap(asus_rcba_base);
1469 asus_rcba_base = NULL;
1470 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1473 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1475 asus_hides_smbus_lpc_ich6_suspend(dev);
1476 asus_hides_smbus_lpc_ich6_resume_early(dev);
1477 asus_hides_smbus_lpc_ich6_resume(dev);
1479 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1480 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1481 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1482 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1485 * SiS 96x south bridge: BIOS typically hides SMBus device...
1487 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1489 u8 val = 0;
1490 pci_read_config_byte(dev, 0x77, &val);
1491 if (val & 0x10) {
1492 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1493 pci_write_config_byte(dev, 0x77, val & ~0x10);
1496 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1497 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1498 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1499 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1500 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1501 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1502 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1503 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1506 * ... This is further complicated by the fact that some SiS96x south
1507 * bridges pretend to be 85C503/5513 instead. In that case see if we
1508 * spotted a compatible north bridge to make sure.
1509 * (pci_find_device doesn't work yet)
1511 * We can also enable the sis96x bit in the discovery register..
1513 #define SIS_DETECT_REGISTER 0x40
1515 static void quirk_sis_503(struct pci_dev *dev)
1517 u8 reg;
1518 u16 devid;
1520 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1521 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1522 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1523 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1524 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1525 return;
1529 * Ok, it now shows up as a 96x.. run the 96x quirk by
1530 * hand in case it has already been processed.
1531 * (depends on link order, which is apparently not guaranteed)
1533 dev->device = devid;
1534 quirk_sis_96x_smbus(dev);
1536 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1537 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1541 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1542 * and MC97 modem controller are disabled when a second PCI soundcard is
1543 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1544 * -- bjd
1546 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1548 u8 val;
1549 int asus_hides_ac97 = 0;
1551 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1552 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1553 asus_hides_ac97 = 1;
1556 if (!asus_hides_ac97)
1557 return;
1559 pci_read_config_byte(dev, 0x50, &val);
1560 if (val & 0xc0) {
1561 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1562 pci_read_config_byte(dev, 0x50, &val);
1563 if (val & 0xc0)
1564 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
1565 else
1566 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1569 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1570 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1572 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1575 * If we are using libata we can drive this chip properly but must
1576 * do this early on to make the additional device appear during
1577 * the PCI scanning.
1579 static void quirk_jmicron_ata(struct pci_dev *pdev)
1581 u32 conf1, conf5, class;
1582 u8 hdr;
1584 /* Only poke fn 0 */
1585 if (PCI_FUNC(pdev->devfn))
1586 return;
1588 pci_read_config_dword(pdev, 0x40, &conf1);
1589 pci_read_config_dword(pdev, 0x80, &conf5);
1591 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1592 conf5 &= ~(1 << 24); /* Clear bit 24 */
1594 switch (pdev->device) {
1595 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1596 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1597 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1598 /* The controller should be in single function ahci mode */
1599 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1600 break;
1602 case PCI_DEVICE_ID_JMICRON_JMB365:
1603 case PCI_DEVICE_ID_JMICRON_JMB366:
1604 /* Redirect IDE second PATA port to the right spot */
1605 conf5 |= (1 << 24);
1606 /* Fall through */
1607 case PCI_DEVICE_ID_JMICRON_JMB361:
1608 case PCI_DEVICE_ID_JMICRON_JMB363:
1609 case PCI_DEVICE_ID_JMICRON_JMB369:
1610 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1611 /* Set the class codes correctly and then direct IDE 0 */
1612 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1613 break;
1615 case PCI_DEVICE_ID_JMICRON_JMB368:
1616 /* The controller should be in single function IDE mode */
1617 conf1 |= 0x00C00000; /* Set 22, 23 */
1618 break;
1621 pci_write_config_dword(pdev, 0x40, conf1);
1622 pci_write_config_dword(pdev, 0x80, conf5);
1624 /* Update pdev accordingly */
1625 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1626 pdev->hdr_type = hdr & 0x7f;
1627 pdev->multifunction = !!(hdr & 0x80);
1629 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1630 pdev->class = class >> 8;
1632 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1633 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1634 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1635 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1636 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1637 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1638 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1639 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1640 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1641 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1642 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1643 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1644 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1645 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1646 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1647 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1648 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1649 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1651 #endif
1653 #ifdef CONFIG_X86_IO_APIC
1654 static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1656 int i;
1658 if ((pdev->class >> 8) != 0xff00)
1659 return;
1661 /* the first BAR is the location of the IO APIC...we must
1662 * not touch this (and it's already covered by the fixmap), so
1663 * forcibly insert it into the resource tree */
1664 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1665 insert_resource(&iomem_resource, &pdev->resource[0]);
1667 /* The next five BARs all seem to be rubbish, so just clean
1668 * them out */
1669 for (i=1; i < 6; i++) {
1670 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1674 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1675 #endif
1677 static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1679 pci_msi_off(pdev);
1680 pdev->no_msi = 1;
1682 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1683 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1684 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1688 * It's possible for the MSI to get corrupted if shpc and acpi
1689 * are used together on certain PXH-based systems.
1691 static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1693 pci_msi_off(dev);
1694 dev->no_msi = 1;
1695 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1697 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1698 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1699 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1700 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1701 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1704 * Some Intel PCI Express chipsets have trouble with downstream
1705 * device power management.
1707 static void quirk_intel_pcie_pm(struct pci_dev * dev)
1709 pci_pm_d3_delay = 120;
1710 dev->no_d1d2 = 1;
1713 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1714 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1715 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1716 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1717 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1718 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1719 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1720 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1721 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1722 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1723 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1724 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1725 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1726 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1727 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1728 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1729 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1730 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1731 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1732 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1733 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1735 #ifdef CONFIG_X86_IO_APIC
1737 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1738 * remap the original interrupt in the linux kernel to the boot interrupt, so
1739 * that a PCI device's interrupt handler is installed on the boot interrupt
1740 * line instead.
1742 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1744 if (noioapicquirk || noioapicreroute)
1745 return;
1747 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1748 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1749 dev->vendor, dev->device);
1751 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1752 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1753 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1754 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1755 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1756 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1757 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1758 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1759 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1760 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1761 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1762 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1763 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1764 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1765 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1766 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1769 * On some chipsets we can disable the generation of legacy INTx boot
1770 * interrupts.
1774 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1775 * 300641-004US, section 5.7.3.
1777 #define INTEL_6300_IOAPIC_ABAR 0x40
1778 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1780 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1782 u16 pci_config_word;
1784 if (noioapicquirk)
1785 return;
1787 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1788 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1789 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1791 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1792 dev->vendor, dev->device);
1794 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1795 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1798 * disable boot interrupts on HT-1000
1800 #define BC_HT1000_FEATURE_REG 0x64
1801 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1802 #define BC_HT1000_MAP_IDX 0xC00
1803 #define BC_HT1000_MAP_DATA 0xC01
1805 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1807 u32 pci_config_dword;
1808 u8 irq;
1810 if (noioapicquirk)
1811 return;
1813 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1814 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1815 BC_HT1000_PIC_REGS_ENABLE);
1817 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1818 outb(irq, BC_HT1000_MAP_IDX);
1819 outb(0x00, BC_HT1000_MAP_DATA);
1822 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1824 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1825 dev->vendor, dev->device);
1827 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1828 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1831 * disable boot interrupts on AMD and ATI chipsets
1834 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1835 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1836 * (due to an erratum).
1838 #define AMD_813X_MISC 0x40
1839 #define AMD_813X_NOIOAMODE (1<<0)
1840 #define AMD_813X_REV_B1 0x12
1841 #define AMD_813X_REV_B2 0x13
1843 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1845 u32 pci_config_dword;
1847 if (noioapicquirk)
1848 return;
1849 if ((dev->revision == AMD_813X_REV_B1) ||
1850 (dev->revision == AMD_813X_REV_B2))
1851 return;
1853 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1854 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1855 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1857 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1858 dev->vendor, dev->device);
1860 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1861 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1862 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1863 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1865 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1867 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1869 u16 pci_config_word;
1871 if (noioapicquirk)
1872 return;
1874 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1875 if (!pci_config_word) {
1876 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1877 "already disabled\n", dev->vendor, dev->device);
1878 return;
1880 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1881 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1882 dev->vendor, dev->device);
1884 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1885 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1886 #endif /* CONFIG_X86_IO_APIC */
1889 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1890 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1891 * Re-allocate the region if needed...
1893 static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1895 struct resource *r = &dev->resource[0];
1897 if (r->start & 0x8) {
1898 r->start = 0;
1899 r->end = 0xf;
1902 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1903 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1904 quirk_tc86c001_ide);
1906 static void __devinit quirk_netmos(struct pci_dev *dev)
1908 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1909 unsigned int num_serial = dev->subsystem_device & 0xf;
1912 * These Netmos parts are multiport serial devices with optional
1913 * parallel ports. Even when parallel ports are present, they
1914 * are identified as class SERIAL, which means the serial driver
1915 * will claim them. To prevent this, mark them as class OTHER.
1916 * These combo devices should be claimed by parport_serial.
1918 * The subdevice ID is of the form 0x00PS, where <P> is the number
1919 * of parallel ports and <S> is the number of serial ports.
1921 switch (dev->device) {
1922 case PCI_DEVICE_ID_NETMOS_9835:
1923 /* Well, this rule doesn't hold for the following 9835 device */
1924 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1925 dev->subsystem_device == 0x0299)
1926 return;
1927 case PCI_DEVICE_ID_NETMOS_9735:
1928 case PCI_DEVICE_ID_NETMOS_9745:
1929 case PCI_DEVICE_ID_NETMOS_9845:
1930 case PCI_DEVICE_ID_NETMOS_9855:
1931 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1932 num_parallel) {
1933 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1934 "%u serial); changing class SERIAL to OTHER "
1935 "(use parport_serial)\n",
1936 dev->device, num_parallel, num_serial);
1937 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1938 (dev->class & 0xff);
1942 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1944 static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1946 u16 command, pmcsr;
1947 u8 __iomem *csr;
1948 u8 cmd_hi;
1949 int pm;
1951 switch (dev->device) {
1952 /* PCI IDs taken from drivers/net/e100.c */
1953 case 0x1029:
1954 case 0x1030 ... 0x1034:
1955 case 0x1038 ... 0x103E:
1956 case 0x1050 ... 0x1057:
1957 case 0x1059:
1958 case 0x1064 ... 0x106B:
1959 case 0x1091 ... 0x1095:
1960 case 0x1209:
1961 case 0x1229:
1962 case 0x2449:
1963 case 0x2459:
1964 case 0x245D:
1965 case 0x27DC:
1966 break;
1967 default:
1968 return;
1972 * Some firmware hands off the e100 with interrupts enabled,
1973 * which can cause a flood of interrupts if packets are
1974 * received before the driver attaches to the device. So
1975 * disable all e100 interrupts here. The driver will
1976 * re-enable them when it's ready.
1978 pci_read_config_word(dev, PCI_COMMAND, &command);
1980 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1981 return;
1984 * Check that the device is in the D0 power state. If it's not,
1985 * there is no point to look any further.
1987 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1988 if (pm) {
1989 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1990 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1991 return;
1994 /* Convert from PCI bus to resource space. */
1995 csr = ioremap(pci_resource_start(dev, 0), 8);
1996 if (!csr) {
1997 dev_warn(&dev->dev, "Can't map e100 registers\n");
1998 return;
2001 cmd_hi = readb(csr + 3);
2002 if (cmd_hi == 0) {
2003 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
2004 "disabling\n");
2005 writeb(1, csr + 3);
2008 iounmap(csr);
2010 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
2013 * The 82575 and 82598 may experience data corruption issues when transitioning
2014 * out of L0S. To prevent this we need to disable L0S on the pci-e link
2016 static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
2018 dev_info(&dev->dev, "Disabling L0s\n");
2019 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2021 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2023 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2024 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2025 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2026 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2027 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2028 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2029 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2030 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2031 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2032 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2033 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2034 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2036 static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
2038 /* rev 1 ncr53c810 chips don't set the class at all which means
2039 * they don't get their resources remapped. Fix that here.
2042 if (dev->class == PCI_CLASS_NOT_DEFINED) {
2043 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
2044 dev->class = PCI_CLASS_STORAGE_SCSI;
2047 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2049 /* Enable 1k I/O space granularity on the Intel P64H2 */
2050 static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
2052 u16 en1k;
2053 u8 io_base_lo, io_limit_lo;
2054 unsigned long base, limit;
2055 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
2057 pci_read_config_word(dev, 0x40, &en1k);
2059 if (en1k & 0x200) {
2060 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2062 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
2063 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2064 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
2065 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
2067 if (base <= limit) {
2068 res->start = base;
2069 res->end = limit + 0x3ff;
2073 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2075 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
2076 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
2077 * in drivers/pci/setup-bus.c
2079 static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
2081 u16 en1k, iobl_adr, iobl_adr_1k;
2082 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
2084 pci_read_config_word(dev, 0x40, &en1k);
2086 if (en1k & 0x200) {
2087 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
2089 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
2091 if (iobl_adr != iobl_adr_1k) {
2092 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
2093 iobl_adr,iobl_adr_1k);
2094 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
2098 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
2100 /* Under some circumstances, AER is not linked with extended capabilities.
2101 * Force it to be linked by setting the corresponding control bit in the
2102 * config space.
2104 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2106 uint8_t b;
2107 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2108 if (!(b & 0x20)) {
2109 pci_write_config_byte(dev, 0xf41, b | 0x20);
2110 dev_info(&dev->dev,
2111 "Linking AER extended capability\n");
2115 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2116 quirk_nvidia_ck804_pcie_aer_ext_cap);
2117 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2118 quirk_nvidia_ck804_pcie_aer_ext_cap);
2120 static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2123 * Disable PCI Bus Parking and PCI Master read caching on CX700
2124 * which causes unspecified timing errors with a VT6212L on the PCI
2125 * bus leading to USB2.0 packet loss.
2127 * This quirk is only enabled if a second (on the external PCI bus)
2128 * VT6212L is found -- the CX700 core itself also contains a USB
2129 * host controller with the same PCI ID as the VT6212L.
2132 /* Count VT6212L instances */
2133 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2134 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2135 uint8_t b;
2137 /* p should contain the first (internal) VT6212L -- see if we have
2138 an external one by searching again */
2139 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2140 if (!p)
2141 return;
2142 pci_dev_put(p);
2144 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2145 if (b & 0x40) {
2146 /* Turn off PCI Bus Parking */
2147 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2149 dev_info(&dev->dev,
2150 "Disabling VIA CX700 PCI parking\n");
2154 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2155 if (b != 0) {
2156 /* Turn off PCI Master read caching */
2157 pci_write_config_byte(dev, 0x72, 0x0);
2159 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2160 pci_write_config_byte(dev, 0x75, 0x1);
2162 /* Disable "Read FIFO Timer" */
2163 pci_write_config_byte(dev, 0x77, 0x0);
2165 dev_info(&dev->dev,
2166 "Disabling VIA CX700 PCI caching\n");
2170 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2173 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2174 * VPD end tag will hang the device. This problem was initially
2175 * observed when a vpd entry was created in sysfs
2176 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2177 * will dump 32k of data. Reading a full 32k will cause an access
2178 * beyond the VPD end tag causing the device to hang. Once the device
2179 * is hung, the bnx2 driver will not be able to reset the device.
2180 * We believe that it is legal to read beyond the end tag and
2181 * therefore the solution is to limit the read/write length.
2183 static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2186 * Only disable the VPD capability for 5706, 5706S, 5708,
2187 * 5708S and 5709 rev. A
2189 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2190 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2191 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2192 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2193 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2194 (dev->revision & 0xf0) == 0x0)) {
2195 if (dev->vpd)
2196 dev->vpd->len = 0x80;
2200 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2201 PCI_DEVICE_ID_NX2_5706,
2202 quirk_brcm_570x_limit_vpd);
2203 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2204 PCI_DEVICE_ID_NX2_5706S,
2205 quirk_brcm_570x_limit_vpd);
2206 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2207 PCI_DEVICE_ID_NX2_5708,
2208 quirk_brcm_570x_limit_vpd);
2209 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2210 PCI_DEVICE_ID_NX2_5708S,
2211 quirk_brcm_570x_limit_vpd);
2212 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2213 PCI_DEVICE_ID_NX2_5709,
2214 quirk_brcm_570x_limit_vpd);
2215 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2216 PCI_DEVICE_ID_NX2_5709S,
2217 quirk_brcm_570x_limit_vpd);
2219 /* Originally in EDAC sources for i82875P:
2220 * Intel tells BIOS developers to hide device 6 which
2221 * configures the overflow device access containing
2222 * the DRBs - this is where we expose device 6.
2223 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2225 static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2227 u8 reg;
2229 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2230 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2231 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2235 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2236 quirk_unhide_mch_dev6);
2237 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2238 quirk_unhide_mch_dev6);
2240 #ifdef CONFIG_TILE
2242 * The Tilera TILEmpower platform needs to set the link speed
2243 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2244 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2245 * capability register of the PEX8624 PCIe switch. The switch
2246 * supports link speed auto negotiation, but falsely sets
2247 * the link speed to 5GT/s.
2249 static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
2251 if (tile_plx_gen1) {
2252 pci_write_config_dword(dev, 0x98, 0x1);
2253 mdelay(50);
2256 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2257 #endif /* CONFIG_TILE */
2259 #ifdef CONFIG_PCI_MSI
2260 /* Some chipsets do not support MSI. We cannot easily rely on setting
2261 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2262 * some other busses controlled by the chipset even if Linux is not
2263 * aware of it. Instead of setting the flag on all busses in the
2264 * machine, simply disable MSI globally.
2266 static void __init quirk_disable_all_msi(struct pci_dev *dev)
2268 pci_no_msi();
2269 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2274 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2275 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2276 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2279 /* Disable MSI on chipsets that are known to not support it */
2280 static void __devinit quirk_disable_msi(struct pci_dev *dev)
2282 if (dev->subordinate) {
2283 dev_warn(&dev->dev, "MSI quirk detected; "
2284 "subordinate MSI disabled\n");
2285 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2288 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2289 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2290 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2293 * The APC bridge device in AMD 780 family northbridges has some random
2294 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2295 * we use the possible vendor/device IDs of the host bridge for the
2296 * declared quirk, and search for the APC bridge by slot number.
2298 static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2300 struct pci_dev *apc_bridge;
2302 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2303 if (apc_bridge) {
2304 if (apc_bridge->device == 0x9602)
2305 quirk_disable_msi(apc_bridge);
2306 pci_dev_put(apc_bridge);
2309 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2310 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2312 /* Go through the list of Hypertransport capabilities and
2313 * return 1 if a HT MSI capability is found and enabled */
2314 static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2316 int pos, ttl = 48;
2318 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2319 while (pos && ttl--) {
2320 u8 flags;
2322 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2323 &flags) == 0)
2325 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2326 flags & HT_MSI_FLAGS_ENABLE ?
2327 "enabled" : "disabled");
2328 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2331 pos = pci_find_next_ht_capability(dev, pos,
2332 HT_CAPTYPE_MSI_MAPPING);
2334 return 0;
2337 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2338 static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2340 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2341 dev_warn(&dev->dev, "MSI quirk detected; "
2342 "subordinate MSI disabled\n");
2343 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2346 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2347 quirk_msi_ht_cap);
2349 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2350 * MSI are supported if the MSI capability set in any of these mappings.
2352 static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2354 struct pci_dev *pdev;
2356 if (!dev->subordinate)
2357 return;
2359 /* check HT MSI cap on this chipset and the root one.
2360 * a single one having MSI is enough to be sure that MSI are supported.
2362 pdev = pci_get_slot(dev->bus, 0);
2363 if (!pdev)
2364 return;
2365 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2366 dev_warn(&dev->dev, "MSI quirk detected; "
2367 "subordinate MSI disabled\n");
2368 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2370 pci_dev_put(pdev);
2372 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2373 quirk_nvidia_ck804_msi_ht_cap);
2375 /* Force enable MSI mapping capability on HT bridges */
2376 static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
2378 int pos, ttl = 48;
2380 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2381 while (pos && ttl--) {
2382 u8 flags;
2384 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2385 &flags) == 0) {
2386 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2388 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2389 flags | HT_MSI_FLAGS_ENABLE);
2391 pos = pci_find_next_ht_capability(dev, pos,
2392 HT_CAPTYPE_MSI_MAPPING);
2395 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2396 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2397 ht_enable_msi_mapping);
2399 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2400 ht_enable_msi_mapping);
2402 /* The P5N32-SLI motherboards from Asus have a problem with msi
2403 * for the MCP55 NIC. It is not yet determined whether the msi problem
2404 * also affects other devices. As for now, turn off msi for this device.
2406 static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2408 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2410 if (board_name &&
2411 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2412 strstr(board_name, "P5N32-E SLI"))) {
2413 dev_info(&dev->dev,
2414 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2415 dev->no_msi = 1;
2418 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2419 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2420 nvenet_msi_disable);
2423 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2424 * config register. This register controls the routing of legacy interrupts
2425 * from devices that route through the MCP55. If this register is misprogramed
2426 * interrupts are only sent to the bsp, unlike conventional systems where the
2427 * irq is broadxast to all online cpus. Not having this register set
2428 * properly prevents kdump from booting up properly, so lets make sure that
2429 * we have it set correctly.
2430 * Note this is an undocumented register.
2432 static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2434 u32 cfg;
2436 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2437 return;
2439 pci_read_config_dword(dev, 0x74, &cfg);
2441 if (cfg & ((1 << 2) | (1 << 15))) {
2442 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2443 cfg &= ~((1 << 2) | (1 << 15));
2444 pci_write_config_dword(dev, 0x74, cfg);
2448 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2449 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2450 nvbridge_check_legacy_irq_routing);
2452 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2453 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2454 nvbridge_check_legacy_irq_routing);
2456 static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2458 int pos, ttl = 48;
2459 int found = 0;
2461 /* check if there is HT MSI cap or enabled on this device */
2462 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2463 while (pos && ttl--) {
2464 u8 flags;
2466 if (found < 1)
2467 found = 1;
2468 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2469 &flags) == 0) {
2470 if (flags & HT_MSI_FLAGS_ENABLE) {
2471 if (found < 2) {
2472 found = 2;
2473 break;
2477 pos = pci_find_next_ht_capability(dev, pos,
2478 HT_CAPTYPE_MSI_MAPPING);
2481 return found;
2484 static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2486 struct pci_dev *dev;
2487 int pos;
2488 int i, dev_no;
2489 int found = 0;
2491 dev_no = host_bridge->devfn >> 3;
2492 for (i = dev_no + 1; i < 0x20; i++) {
2493 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2494 if (!dev)
2495 continue;
2497 /* found next host bridge ?*/
2498 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2499 if (pos != 0) {
2500 pci_dev_put(dev);
2501 break;
2504 if (ht_check_msi_mapping(dev)) {
2505 found = 1;
2506 pci_dev_put(dev);
2507 break;
2509 pci_dev_put(dev);
2512 return found;
2515 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2516 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2518 static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2520 int pos, ctrl_off;
2521 int end = 0;
2522 u16 flags, ctrl;
2524 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2526 if (!pos)
2527 goto out;
2529 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2531 ctrl_off = ((flags >> 10) & 1) ?
2532 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2533 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2535 if (ctrl & (1 << 6))
2536 end = 1;
2538 out:
2539 return end;
2542 static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2544 struct pci_dev *host_bridge;
2545 int pos;
2546 int i, dev_no;
2547 int found = 0;
2549 dev_no = dev->devfn >> 3;
2550 for (i = dev_no; i >= 0; i--) {
2551 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2552 if (!host_bridge)
2553 continue;
2555 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2556 if (pos != 0) {
2557 found = 1;
2558 break;
2560 pci_dev_put(host_bridge);
2563 if (!found)
2564 return;
2566 /* don't enable end_device/host_bridge with leaf directly here */
2567 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2568 host_bridge_with_leaf(host_bridge))
2569 goto out;
2571 /* root did that ! */
2572 if (msi_ht_cap_enabled(host_bridge))
2573 goto out;
2575 ht_enable_msi_mapping(dev);
2577 out:
2578 pci_dev_put(host_bridge);
2581 static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2583 int pos, ttl = 48;
2585 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2586 while (pos && ttl--) {
2587 u8 flags;
2589 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2590 &flags) == 0) {
2591 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2593 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2594 flags & ~HT_MSI_FLAGS_ENABLE);
2596 pos = pci_find_next_ht_capability(dev, pos,
2597 HT_CAPTYPE_MSI_MAPPING);
2601 static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2603 struct pci_dev *host_bridge;
2604 int pos;
2605 int found;
2607 if (!pci_msi_enabled())
2608 return;
2610 /* check if there is HT MSI cap or enabled on this device */
2611 found = ht_check_msi_mapping(dev);
2613 /* no HT MSI CAP */
2614 if (found == 0)
2615 return;
2618 * HT MSI mapping should be disabled on devices that are below
2619 * a non-Hypertransport host bridge. Locate the host bridge...
2621 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2622 if (host_bridge == NULL) {
2623 dev_warn(&dev->dev,
2624 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2625 return;
2628 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2629 if (pos != 0) {
2630 /* Host bridge is to HT */
2631 if (found == 1) {
2632 /* it is not enabled, try to enable it */
2633 if (all)
2634 ht_enable_msi_mapping(dev);
2635 else
2636 nv_ht_enable_msi_mapping(dev);
2638 return;
2641 /* HT MSI is not enabled */
2642 if (found == 1)
2643 return;
2645 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2646 ht_disable_msi_mapping(dev);
2649 static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2651 return __nv_msi_ht_cap_quirk(dev, 1);
2654 static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2656 return __nv_msi_ht_cap_quirk(dev, 0);
2659 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2660 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2662 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2663 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2665 static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2667 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2669 static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2671 struct pci_dev *p;
2673 /* SB700 MSI issue will be fixed at HW level from revision A21,
2674 * we need check PCI REVISION ID of SMBus controller to get SB700
2675 * revision.
2677 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2678 NULL);
2679 if (!p)
2680 return;
2682 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2683 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2684 pci_dev_put(p);
2686 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2687 PCI_DEVICE_ID_TIGON3_5780,
2688 quirk_msi_intx_disable_bug);
2689 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2690 PCI_DEVICE_ID_TIGON3_5780S,
2691 quirk_msi_intx_disable_bug);
2692 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2693 PCI_DEVICE_ID_TIGON3_5714,
2694 quirk_msi_intx_disable_bug);
2695 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2696 PCI_DEVICE_ID_TIGON3_5714S,
2697 quirk_msi_intx_disable_bug);
2698 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2699 PCI_DEVICE_ID_TIGON3_5715,
2700 quirk_msi_intx_disable_bug);
2701 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2702 PCI_DEVICE_ID_TIGON3_5715S,
2703 quirk_msi_intx_disable_bug);
2705 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2706 quirk_msi_intx_disable_ati_bug);
2707 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2708 quirk_msi_intx_disable_ati_bug);
2709 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2710 quirk_msi_intx_disable_ati_bug);
2711 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2712 quirk_msi_intx_disable_ati_bug);
2713 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2714 quirk_msi_intx_disable_ati_bug);
2716 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2717 quirk_msi_intx_disable_bug);
2718 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2719 quirk_msi_intx_disable_bug);
2720 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2721 quirk_msi_intx_disable_bug);
2723 #endif /* CONFIG_PCI_MSI */
2725 /* Allow manual resource allocation for PCI hotplug bridges
2726 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2727 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2728 * kernel fails to allocate resources when hotplug device is
2729 * inserted and PCI bus is rescanned.
2731 static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
2733 dev->is_hotplug_bridge = 1;
2736 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2739 * This is a quirk for the Ricoh MMC controller found as a part of
2740 * some mulifunction chips.
2742 * This is very similar and based on the ricoh_mmc driver written by
2743 * Philip Langdale. Thank you for these magic sequences.
2745 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2746 * and one or both of cardbus or firewire.
2748 * It happens that they implement SD and MMC
2749 * support as separate controllers (and PCI functions). The linux SDHCI
2750 * driver supports MMC cards but the chip detects MMC cards in hardware
2751 * and directs them to the MMC controller - so the SDHCI driver never sees
2752 * them.
2754 * To get around this, we must disable the useless MMC controller.
2755 * At that point, the SDHCI controller will start seeing them
2756 * It seems to be the case that the relevant PCI registers to deactivate the
2757 * MMC controller live on PCI function 0, which might be the cardbus controller
2758 * or the firewire controller, depending on the particular chip in question
2760 * This has to be done early, because as soon as we disable the MMC controller
2761 * other pci functions shift up one level, e.g. function #2 becomes function
2762 * #1, and this will confuse the pci core.
2765 #ifdef CONFIG_MMC_RICOH_MMC
2766 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2768 /* disable via cardbus interface */
2769 u8 write_enable;
2770 u8 write_target;
2771 u8 disable;
2773 /* disable must be done via function #0 */
2774 if (PCI_FUNC(dev->devfn))
2775 return;
2777 pci_read_config_byte(dev, 0xB7, &disable);
2778 if (disable & 0x02)
2779 return;
2781 pci_read_config_byte(dev, 0x8E, &write_enable);
2782 pci_write_config_byte(dev, 0x8E, 0xAA);
2783 pci_read_config_byte(dev, 0x8D, &write_target);
2784 pci_write_config_byte(dev, 0x8D, 0xB7);
2785 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2786 pci_write_config_byte(dev, 0x8E, write_enable);
2787 pci_write_config_byte(dev, 0x8D, write_target);
2789 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2790 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2792 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2793 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2795 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2797 /* disable via firewire interface */
2798 u8 write_enable;
2799 u8 disable;
2801 /* disable must be done via function #0 */
2802 if (PCI_FUNC(dev->devfn))
2803 return;
2805 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2806 * certain types of SD/MMC cards. Lowering the SD base
2807 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2809 * 0x150 - SD2.0 mode enable for changing base clock
2810 * frequency to 50Mhz
2811 * 0xe1 - Base clock frequency
2812 * 0x32 - 50Mhz new clock frequency
2813 * 0xf9 - Key register for 0x150
2814 * 0xfc - key register for 0xe1
2816 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2817 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
2818 pci_write_config_byte(dev, 0xf9, 0xfc);
2819 pci_write_config_byte(dev, 0x150, 0x10);
2820 pci_write_config_byte(dev, 0xf9, 0x00);
2821 pci_write_config_byte(dev, 0xfc, 0x01);
2822 pci_write_config_byte(dev, 0xe1, 0x32);
2823 pci_write_config_byte(dev, 0xfc, 0x00);
2825 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2828 pci_read_config_byte(dev, 0xCB, &disable);
2830 if (disable & 0x02)
2831 return;
2833 pci_read_config_byte(dev, 0xCA, &write_enable);
2834 pci_write_config_byte(dev, 0xCA, 0x57);
2835 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2836 pci_write_config_byte(dev, 0xCA, write_enable);
2838 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2839 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2842 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2843 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2844 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2845 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2846 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2847 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2848 #endif /*CONFIG_MMC_RICOH_MMC*/
2850 #ifdef CONFIG_DMAR_TABLE
2851 #define VTUNCERRMSK_REG 0x1ac
2852 #define VTD_MSK_SPEC_ERRORS (1 << 31)
2854 * This is a quirk for masking vt-d spec defined errors to platform error
2855 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2856 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2857 * on the RAS config settings of the platform) when a vt-d fault happens.
2858 * The resulting SMI caused the system to hang.
2860 * VT-d spec related errors are already handled by the VT-d OS code, so no
2861 * need to report the same error through other channels.
2863 static void vtd_mask_spec_errors(struct pci_dev *dev)
2865 u32 word;
2867 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2868 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2870 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2871 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2872 #endif
2874 static void __devinit fixup_ti816x_class(struct pci_dev* dev)
2876 /* TI 816x devices do not have class code set when in PCIe boot mode */
2877 if (dev->class == PCI_CLASS_NOT_DEFINED) {
2878 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2879 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
2882 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_TI, 0xb800, fixup_ti816x_class);
2884 /* Some PCIe devices do not work reliably with the claimed maximum
2885 * payload size supported.
2887 static void __devinit fixup_mpss_256(struct pci_dev *dev)
2889 dev->pcie_mpss = 1; /* 256 bytes */
2891 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2892 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2893 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2894 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2896 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2898 /* Intel 5000 and 5100 Memory controllers have an errata with read completion
2899 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2900 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2901 * until all of the devices are discovered and buses walked, read completion
2902 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2903 * it is possible to hotplug a device with MPS of 256B.
2905 static void __devinit quirk_intel_mc_errata(struct pci_dev *dev)
2907 int err;
2908 u16 rcc;
2910 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2911 return;
2913 /* Intel errata specifies bits to change but does not say what they are.
2914 * Keeping them magical until such time as the registers and values can
2915 * be explained.
2917 err = pci_read_config_word(dev, 0x48, &rcc);
2918 if (err) {
2919 dev_err(&dev->dev, "Error attempting to read the read "
2920 "completion coalescing register.\n");
2921 return;
2924 if (!(rcc & (1 << 10)))
2925 return;
2927 rcc &= ~(1 << 10);
2929 err = pci_write_config_word(dev, 0x48, rcc);
2930 if (err) {
2931 dev_err(&dev->dev, "Error attempting to write the read "
2932 "completion coalescing register.\n");
2933 return;
2936 pr_info_once("Read completion coalescing disabled due to hardware "
2937 "errata relating to 256B MPS.\n");
2939 /* Intel 5000 series memory controllers and ports 2-7 */
2940 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2941 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2942 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2943 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2944 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2945 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2946 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2948 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2949 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2950 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2951 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2952 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2953 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2954 /* Intel 5100 series memory controllers and ports 2-7 */
2955 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2956 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2957 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2958 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2959 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2960 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2961 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2962 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2963 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2964 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2965 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2968 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2969 * even though no one is handling them (f.e. i915 driver is never loaded).
2970 * Additionally the interrupt destination is not set up properly
2971 * and the interrupt ends up -somewhere-.
2973 * These spurious interrupts are "sticky" and the kernel disables
2974 * the (shared) interrupt line after 100.000+ generated interrupts.
2976 * Fix it by disabling the still enabled interrupts.
2977 * This resolves crashes often seen on monitor unplug.
2979 #define I915_DEIER_REG 0x4400c
2980 static void __devinit disable_igfx_irq(struct pci_dev *dev)
2982 void __iomem *regs = pci_iomap(dev, 0, 0);
2983 if (regs == NULL) {
2984 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2985 return;
2988 /* Check if any interrupt line is still enabled */
2989 if (readl(regs + I915_DEIER_REG) != 0) {
2990 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
2991 "disabling\n");
2993 writel(0, regs + I915_DEIER_REG);
2996 pci_iounmap(dev, regs);
2998 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
2999 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3001 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3002 struct pci_fixup *end)
3004 while (f < end) {
3005 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
3006 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
3007 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
3008 f->hook(dev);
3010 f++;
3014 extern struct pci_fixup __start_pci_fixups_early[];
3015 extern struct pci_fixup __end_pci_fixups_early[];
3016 extern struct pci_fixup __start_pci_fixups_header[];
3017 extern struct pci_fixup __end_pci_fixups_header[];
3018 extern struct pci_fixup __start_pci_fixups_final[];
3019 extern struct pci_fixup __end_pci_fixups_final[];
3020 extern struct pci_fixup __start_pci_fixups_enable[];
3021 extern struct pci_fixup __end_pci_fixups_enable[];
3022 extern struct pci_fixup __start_pci_fixups_resume[];
3023 extern struct pci_fixup __end_pci_fixups_resume[];
3024 extern struct pci_fixup __start_pci_fixups_resume_early[];
3025 extern struct pci_fixup __end_pci_fixups_resume_early[];
3026 extern struct pci_fixup __start_pci_fixups_suspend[];
3027 extern struct pci_fixup __end_pci_fixups_suspend[];
3030 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3032 struct pci_fixup *start, *end;
3034 switch(pass) {
3035 case pci_fixup_early:
3036 start = __start_pci_fixups_early;
3037 end = __end_pci_fixups_early;
3038 break;
3040 case pci_fixup_header:
3041 start = __start_pci_fixups_header;
3042 end = __end_pci_fixups_header;
3043 break;
3045 case pci_fixup_final:
3046 start = __start_pci_fixups_final;
3047 end = __end_pci_fixups_final;
3048 break;
3050 case pci_fixup_enable:
3051 start = __start_pci_fixups_enable;
3052 end = __end_pci_fixups_enable;
3053 break;
3055 case pci_fixup_resume:
3056 start = __start_pci_fixups_resume;
3057 end = __end_pci_fixups_resume;
3058 break;
3060 case pci_fixup_resume_early:
3061 start = __start_pci_fixups_resume_early;
3062 end = __end_pci_fixups_resume_early;
3063 break;
3065 case pci_fixup_suspend:
3066 start = __start_pci_fixups_suspend;
3067 end = __end_pci_fixups_suspend;
3068 break;
3070 default:
3071 /* stupid compiler warning, you would think with an enum... */
3072 return;
3074 pci_do_fixups(dev, start, end);
3076 EXPORT_SYMBOL(pci_fixup_device);
3078 static int __init pci_apply_final_quirks(void)
3080 struct pci_dev *dev = NULL;
3081 u8 cls = 0;
3082 u8 tmp;
3084 if (pci_cache_line_size)
3085 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3086 pci_cache_line_size << 2);
3088 for_each_pci_dev(dev) {
3089 pci_fixup_device(pci_fixup_final, dev);
3091 * If arch hasn't set it explicitly yet, use the CLS
3092 * value shared by all PCI devices. If there's a
3093 * mismatch, fall back to the default value.
3095 if (!pci_cache_line_size) {
3096 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3097 if (!cls)
3098 cls = tmp;
3099 if (!tmp || cls == tmp)
3100 continue;
3102 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
3103 "using %u bytes\n", cls << 2, tmp << 2,
3104 pci_dfl_cache_line_size << 2);
3105 pci_cache_line_size = pci_dfl_cache_line_size;
3108 if (!pci_cache_line_size) {
3109 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3110 cls << 2, pci_dfl_cache_line_size << 2);
3111 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
3114 return 0;
3117 fs_initcall_sync(pci_apply_final_quirks);
3120 * Followings are device-specific reset methods which can be used to
3121 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3122 * not available.
3124 static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3126 int pos;
3128 /* only implement PCI_CLASS_SERIAL_USB at present */
3129 if (dev->class == PCI_CLASS_SERIAL_USB) {
3130 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3131 if (!pos)
3132 return -ENOTTY;
3134 if (probe)
3135 return 0;
3137 pci_write_config_byte(dev, pos + 0x4, 1);
3138 msleep(100);
3140 return 0;
3141 } else {
3142 return -ENOTTY;
3146 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3148 int pos;
3150 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
3151 if (!pos)
3152 return -ENOTTY;
3154 if (probe)
3155 return 0;
3157 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
3158 PCI_EXP_DEVCTL_BCR_FLR);
3159 msleep(100);
3161 return 0;
3164 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3166 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3167 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3168 reset_intel_82599_sfp_virtfn },
3169 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3170 reset_intel_generic_dev },
3171 { 0 }
3174 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3176 const struct pci_dev_reset_methods *i;
3178 for (i = pci_dev_reset_methods; i->reset; i++) {
3179 if ((i->vendor == dev->vendor ||
3180 i->vendor == (u16)PCI_ANY_ID) &&
3181 (i->device == dev->device ||
3182 i->device == (u16)PCI_ANY_ID))
3183 return i->reset(dev, probe);
3186 return -ENOTTY;