2 * Copyright (C) 2012,2013 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 #include <linux/cpu.h>
19 #include <linux/kvm.h>
20 #include <linux/kvm_host.h>
21 #include <linux/interrupt.h>
24 #include <linux/of_address.h>
25 #include <linux/of_irq.h>
27 #include <linux/irqchip/arm-gic.h>
29 #include <asm/kvm_emulate.h>
30 #include <asm/kvm_arm.h>
31 #include <asm/kvm_mmu.h>
33 static struct vgic_lr
vgic_v2_get_lr(const struct kvm_vcpu
*vcpu
, int lr
)
35 struct vgic_lr lr_desc
;
36 u32 val
= vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_lr
[lr
];
38 lr_desc
.irq
= val
& GICH_LR_VIRTUALID
;
39 if (lr_desc
.irq
<= 15)
40 lr_desc
.source
= (val
>> GICH_LR_PHYSID_CPUID_SHIFT
) & 0x7;
45 if (val
& GICH_LR_PENDING_BIT
)
46 lr_desc
.state
|= LR_STATE_PENDING
;
47 if (val
& GICH_LR_ACTIVE_BIT
)
48 lr_desc
.state
|= LR_STATE_ACTIVE
;
49 if (val
& GICH_LR_EOI
)
50 lr_desc
.state
|= LR_EOI_INT
;
55 static void vgic_v2_set_lr(struct kvm_vcpu
*vcpu
, int lr
,
56 struct vgic_lr lr_desc
)
58 u32 lr_val
= (lr_desc
.source
<< GICH_LR_PHYSID_CPUID_SHIFT
) | lr_desc
.irq
;
60 if (lr_desc
.state
& LR_STATE_PENDING
)
61 lr_val
|= GICH_LR_PENDING_BIT
;
62 if (lr_desc
.state
& LR_STATE_ACTIVE
)
63 lr_val
|= GICH_LR_ACTIVE_BIT
;
64 if (lr_desc
.state
& LR_EOI_INT
)
65 lr_val
|= GICH_LR_EOI
;
67 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_lr
[lr
] = lr_val
;
70 static void vgic_v2_sync_lr_elrsr(struct kvm_vcpu
*vcpu
, int lr
,
71 struct vgic_lr lr_desc
)
73 if (!(lr_desc
.state
& LR_STATE_MASK
))
74 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_elrsr
|= (1ULL << lr
);
77 static u64
vgic_v2_get_elrsr(const struct kvm_vcpu
*vcpu
)
79 return vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_elrsr
;
82 static u64
vgic_v2_get_eisr(const struct kvm_vcpu
*vcpu
)
84 return vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_eisr
;
87 static u32
vgic_v2_get_interrupt_status(const struct kvm_vcpu
*vcpu
)
89 u32 misr
= vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_misr
;
92 if (misr
& GICH_MISR_EOI
)
93 ret
|= INT_STATUS_EOI
;
94 if (misr
& GICH_MISR_U
)
95 ret
|= INT_STATUS_UNDERFLOW
;
100 static void vgic_v2_enable_underflow(struct kvm_vcpu
*vcpu
)
102 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_hcr
|= GICH_HCR_UIE
;
105 static void vgic_v2_disable_underflow(struct kvm_vcpu
*vcpu
)
107 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_hcr
&= ~GICH_HCR_UIE
;
110 static void vgic_v2_get_vmcr(struct kvm_vcpu
*vcpu
, struct vgic_vmcr
*vmcrp
)
112 u32 vmcr
= vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_vmcr
;
114 vmcrp
->ctlr
= (vmcr
& GICH_VMCR_CTRL_MASK
) >> GICH_VMCR_CTRL_SHIFT
;
115 vmcrp
->abpr
= (vmcr
& GICH_VMCR_ALIAS_BINPOINT_MASK
) >> GICH_VMCR_ALIAS_BINPOINT_SHIFT
;
116 vmcrp
->bpr
= (vmcr
& GICH_VMCR_BINPOINT_MASK
) >> GICH_VMCR_BINPOINT_SHIFT
;
117 vmcrp
->pmr
= (vmcr
& GICH_VMCR_PRIMASK_MASK
) >> GICH_VMCR_PRIMASK_SHIFT
;
120 static void vgic_v2_set_vmcr(struct kvm_vcpu
*vcpu
, struct vgic_vmcr
*vmcrp
)
124 vmcr
= (vmcrp
->ctlr
<< GICH_VMCR_CTRL_SHIFT
) & GICH_VMCR_CTRL_MASK
;
125 vmcr
|= (vmcrp
->abpr
<< GICH_VMCR_ALIAS_BINPOINT_SHIFT
) & GICH_VMCR_ALIAS_BINPOINT_MASK
;
126 vmcr
|= (vmcrp
->bpr
<< GICH_VMCR_BINPOINT_SHIFT
) & GICH_VMCR_BINPOINT_MASK
;
127 vmcr
|= (vmcrp
->pmr
<< GICH_VMCR_PRIMASK_SHIFT
) & GICH_VMCR_PRIMASK_MASK
;
129 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_vmcr
= vmcr
;
132 static void vgic_v2_enable(struct kvm_vcpu
*vcpu
)
135 * By forcing VMCR to zero, the GIC will restore the binary
136 * points to their reset values. Anything else resets to zero
139 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_vmcr
= 0;
141 /* Get the show on the road... */
142 vcpu
->arch
.vgic_cpu
.vgic_v2
.vgic_hcr
= GICH_HCR_EN
;
145 static const struct vgic_ops vgic_v2_ops
= {
146 .get_lr
= vgic_v2_get_lr
,
147 .set_lr
= vgic_v2_set_lr
,
148 .sync_lr_elrsr
= vgic_v2_sync_lr_elrsr
,
149 .get_elrsr
= vgic_v2_get_elrsr
,
150 .get_eisr
= vgic_v2_get_eisr
,
151 .get_interrupt_status
= vgic_v2_get_interrupt_status
,
152 .enable_underflow
= vgic_v2_enable_underflow
,
153 .disable_underflow
= vgic_v2_disable_underflow
,
154 .get_vmcr
= vgic_v2_get_vmcr
,
155 .set_vmcr
= vgic_v2_set_vmcr
,
156 .enable
= vgic_v2_enable
,
159 static struct vgic_params vgic_v2_params
;
162 * vgic_v2_probe - probe for a GICv2 compatible interrupt controller in DT
163 * @node: pointer to the DT node
164 * @ops: address of a pointer to the GICv2 operations
165 * @params: address of a pointer to HW-specific parameters
167 * Returns 0 if a GICv2 has been found, with the low level operations
168 * in *ops and the HW parameters in *params. Returns an error code
171 int vgic_v2_probe(struct device_node
*vgic_node
,
172 const struct vgic_ops
**ops
,
173 const struct vgic_params
**params
)
176 struct resource vctrl_res
;
177 struct resource vcpu_res
;
178 struct vgic_params
*vgic
= &vgic_v2_params
;
180 vgic
->maint_irq
= irq_of_parse_and_map(vgic_node
, 0);
181 if (!vgic
->maint_irq
) {
182 kvm_err("error getting vgic maintenance irq from DT\n");
187 ret
= of_address_to_resource(vgic_node
, 2, &vctrl_res
);
189 kvm_err("Cannot obtain GICH resource\n");
193 vgic
->vctrl_base
= of_iomap(vgic_node
, 2);
194 if (!vgic
->vctrl_base
) {
195 kvm_err("Cannot ioremap GICH\n");
200 vgic
->nr_lr
= readl_relaxed(vgic
->vctrl_base
+ GICH_VTR
);
201 vgic
->nr_lr
= (vgic
->nr_lr
& 0x3f) + 1;
203 ret
= create_hyp_io_mappings(vgic
->vctrl_base
,
204 vgic
->vctrl_base
+ resource_size(&vctrl_res
),
207 kvm_err("Cannot map VCTRL into hyp\n");
211 if (of_address_to_resource(vgic_node
, 3, &vcpu_res
)) {
212 kvm_err("Cannot obtain GICV resource\n");
217 if (!PAGE_ALIGNED(vcpu_res
.start
)) {
218 kvm_err("GICV physical address 0x%llx not page aligned\n",
219 (unsigned long long)vcpu_res
.start
);
224 if (!PAGE_ALIGNED(resource_size(&vcpu_res
))) {
225 kvm_err("GICV size 0x%llx not a multiple of page size 0x%lx\n",
226 (unsigned long long)resource_size(&vcpu_res
),
232 vgic
->vcpu_base
= vcpu_res
.start
;
234 kvm_info("%s@%llx IRQ%d\n", vgic_node
->name
,
235 vctrl_res
.start
, vgic
->maint_irq
);
237 vgic
->type
= VGIC_V2
;
243 iounmap(vgic
->vctrl_base
);
245 of_node_put(vgic_node
);