1 /******************************************************************************
3 * Copyright(c) 2009-2013 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
22 * Larry Finger <Larry.Finger@lwfinger.net>
24 *****************************************************************************/
26 #ifndef __RTL92C_PHY_H__
27 #define __RTL92C_PHY_H__
29 /* MAX_TX_COUNT must always set to 4, otherwise read efuse
30 * table secquence will be wrong.
32 #define MAX_TX_COUNT 4
34 #define MAX_PRECMD_CNT 16
35 #define MAX_RFDEPENDCMD_CNT 16
36 #define MAX_POSTCMD_CNT 16
38 #define MAX_DOZE_WAITING_TIMES_9x 64
40 #define RT_CANNOT_IO(hw) false
41 #define HIGHPOWER_RADIOA_ARRAYLEN 22
43 #define IQK_ADDA_REG_NUM 16
44 #define IQK_BB_REG_NUM 9
45 #define MAX_TOLERANCE 5
46 #define IQK_DELAY_TIME 10
47 #define INDEX_MAPPING_NUM 15
49 #define APK_BB_REG_NUM 5
50 #define APK_AFE_REG_NUM 16
51 #define APK_CURVE_REG_NUM 4
55 #define MAX_STALL_TIME 50
56 #define ANTENNADIVERSITYVALUE 0x80
57 #define MAX_TXPWR_IDX_NMODE_92S 63
58 #define RESET_CNT_LIMIT 3
60 #define IQK_ADDA_REG_NUM 16
61 #define IQK_MAC_REG_NUM 4
63 #define RF6052_MAX_PATH 2
65 #define CT_OFFSET_MAC_ADDR 0X16
67 #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
68 #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
69 #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66
70 #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
71 #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
73 #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
74 #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
76 #define CT_OFFSET_CHANNEL_PLAH 0x75
77 #define CT_OFFSET_THERMAL_METER 0x78
78 #define CT_OFFSET_RF_OPTION 0x79
79 #define CT_OFFSET_VERSION 0x7E
80 #define CT_OFFSET_CUSTOMER_ID 0x7F
82 #define RTL92C_MAX_PATH_NUM 2
86 CMDID_SET_TXPOWEROWER_LEVEL
,
88 CMDID_WRITEPORT_ULONG
,
89 CMDID_WRITEPORT_USHORT
,
90 CMDID_WRITEPORT_UCHAR
,
95 enum swchnlcmd_id cmdid
;
106 HW90_BLOCK_MAXIMUM
= 4,
109 enum baseband_config_type
{
110 BASEBAND_CONFIG_PHY_REG
= 0,
111 BASEBAND_CONFIG_AGC_TAB
= 1,
114 enum ra_offset_area
{
115 RA_OFFSET_LEGACY_OFDM1
,
116 RA_OFFSET_LEGACY_OFDM2
,
143 struct r_antenna_select_ofdm
{
150 u32 r_ant_non_ht_s1
:4;
155 struct r_antenna_select_cck
{
156 u8 r_cckrx_enable_2
:2;
161 struct efuse_contents
{
162 u8 mac_addr
[ETH_ALEN
];
163 u8 cck_tx_power_idx
[6];
164 u8 ht40_1s_tx_power_idx
[6];
165 u8 ht40_2s_tx_power_idx_diff
[3];
166 u8 ht20_tx_power_idx_diff
[3];
167 u8 ofdm_tx_power_idx_diff
[3];
168 u8 ht40_max_power_offset
[3];
169 u8 ht20_max_power_offset
[3];
178 struct tx_power_struct
{
179 u8 cck
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
180 u8 ht40_1s
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
181 u8 ht40_2s
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
182 u8 ht20_diff
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
183 u8 legacy_ht_diff
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
184 u8 legacy_ht_txpowerdiff
;
185 u8 groupht20
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
186 u8 groupht40
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
188 u32 mcs_original_offset
[4][16];
193 CG_TRX_HW_ANTDIV
= 0x01,
194 CGCS_RX_HW_ANTDIV
= 0x02,
195 FIXED_HW_ANTDIV
= 0x03,
196 CG_TRX_SMART_ANTDIV
= 0x04,
197 CGCS_RX_SW_ANTDIV
= 0x05,
200 u32
rtl88e_phy_query_bb_reg(struct ieee80211_hw
*hw
,
201 u32 regaddr
, u32 bitmask
);
202 void rtl88e_phy_set_bb_reg(struct ieee80211_hw
*hw
,
203 u32 regaddr
, u32 bitmask
, u32 data
);
204 u32
rtl88e_phy_query_rf_reg(struct ieee80211_hw
*hw
,
205 enum radio_path rfpath
, u32 regaddr
,
207 void rtl88e_phy_set_rf_reg(struct ieee80211_hw
*hw
,
208 enum radio_path rfpath
, u32 regaddr
,
209 u32 bitmask
, u32 data
);
210 bool rtl88e_phy_mac_config(struct ieee80211_hw
*hw
);
211 bool rtl88e_phy_bb_config(struct ieee80211_hw
*hw
);
212 bool rtl88e_phy_rf_config(struct ieee80211_hw
*hw
);
213 void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw
*hw
);
214 void rtl88e_phy_get_txpower_level(struct ieee80211_hw
*hw
,
216 void rtl88e_phy_set_txpower_level(struct ieee80211_hw
*hw
, u8 channel
);
217 void rtl88e_phy_scan_operation_backup(struct ieee80211_hw
*hw
,
219 void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw
*hw
);
220 void rtl88e_phy_set_bw_mode(struct ieee80211_hw
*hw
,
221 enum nl80211_channel_type ch_type
);
222 void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw
*hw
);
223 u8
rtl88e_phy_sw_chnl(struct ieee80211_hw
*hw
);
224 void rtl88e_phy_iq_calibrate(struct ieee80211_hw
*hw
, bool b_recovery
);
225 void rtl88e_phy_lc_calibrate(struct ieee80211_hw
*hw
);
226 void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw
*hw
, bool bmain
);
227 bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw
*hw
,
228 enum radio_path rfpath
);
229 bool rtl88e_phy_set_io_cmd(struct ieee80211_hw
*hw
, enum io_type iotype
);
230 bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw
*hw
,
231 enum rf_pwrstate rfpwr_state
);