powerpc/eeh: Fix PE#0 check in eeh_add_to_parent_pe()
[linux/fpc-iii.git] / drivers / net / wireless / rtlwifi / rtl8192ce / sw.c
blobde6cb6c3a48cc7b931e752596272a3783558f842
1 /******************************************************************************
3 * Copyright(c) 2009-2012 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
30 #include "../wifi.h"
31 #include "../core.h"
32 #include "../pci.h"
33 #include "../base.h"
34 #include "reg.h"
35 #include "def.h"
36 #include "phy.h"
37 #include "dm.h"
38 #include "../rtl8192c/dm_common.h"
39 #include "../rtl8192c/fw_common.h"
40 #include "../rtl8192c/phy_common.h"
41 #include "hw.h"
42 #include "rf.h"
43 #include "sw.h"
44 #include "trx.h"
45 #include "led.h"
47 #include <linux/module.h>
49 static void rtl92c_init_aspm_vars(struct ieee80211_hw *hw)
51 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
53 /*close ASPM for AMD defaultly */
54 rtlpci->const_amdpci_aspm = 0;
57 * ASPM PS mode.
58 * 0 - Disable ASPM,
59 * 1 - Enable ASPM without Clock Req,
60 * 2 - Enable ASPM with Clock Req,
61 * 3 - Alwyas Enable ASPM with Clock Req,
62 * 4 - Always Enable ASPM without Clock Req.
63 * set defult to RTL8192CE:3 RTL8192E:2
64 * */
65 rtlpci->const_pci_aspm = 3;
67 /*Setting for PCI-E device */
68 rtlpci->const_devicepci_aspm_setting = 0x03;
70 /*Setting for PCI-E bridge */
71 rtlpci->const_hostpci_aspm_setting = 0x02;
74 * In Hw/Sw Radio Off situation.
75 * 0 - Default,
76 * 1 - From ASPM setting without low Mac Pwr,
77 * 2 - From ASPM setting with low Mac Pwr,
78 * 3 - Bus D3
79 * set default to RTL8192CE:0 RTL8192SE:2
81 rtlpci->const_hwsw_rfoff_d3 = 0;
84 * This setting works for those device with
85 * backdoor ASPM setting such as EPHY setting.
86 * 0 - Not support ASPM,
87 * 1 - Support ASPM,
88 * 2 - According to chipset.
90 rtlpci->const_support_pciaspm = 1;
93 int rtl92c_init_sw_vars(struct ieee80211_hw *hw)
95 int err;
96 struct rtl_priv *rtlpriv = rtl_priv(hw);
97 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
98 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
100 rtl8192ce_bt_reg_init(hw);
102 rtlpriv->dm.dm_initialgain_enable = true;
103 rtlpriv->dm.dm_flag = 0;
104 rtlpriv->dm.disable_framebursting = false;
105 rtlpriv->dm.thermalvalue = 0;
106 rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
108 /* compatible 5G band 88ce just 2.4G band & smsp */
109 rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
110 rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
111 rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
113 rtlpci->receive_config = (RCR_APPFCS |
114 RCR_AMF |
115 RCR_ADF |
116 RCR_APP_MIC |
117 RCR_APP_ICV |
118 RCR_AICV |
119 RCR_ACRC32 |
120 RCR_AB |
121 RCR_AM |
122 RCR_APM |
123 RCR_APP_PHYST_RXFF | RCR_HTC_LOC_CTRL | 0);
125 rtlpci->irq_mask[0] =
126 (u32) (IMR_ROK |
127 IMR_VODOK |
128 IMR_VIDOK |
129 IMR_BEDOK |
130 IMR_BKDOK |
131 IMR_MGNTDOK |
132 IMR_HIGHDOK | IMR_BDOK | IMR_RDU | IMR_RXFOVW | 0);
134 rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD | 0);
136 /* for debug level */
137 rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
138 /* for LPS & IPS */
139 rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
140 rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
141 rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
142 if (!rtlpriv->psc.inactiveps)
143 pr_info("rtl8192ce: Power Save off (module option)\n");
144 if (!rtlpriv->psc.fwctrl_lps)
145 pr_info("rtl8192ce: FW Power Save off (module option)\n");
146 rtlpriv->psc.reg_fwctrl_lps = 3;
147 rtlpriv->psc.reg_max_lps_awakeintvl = 5;
148 /* for ASPM, you can close aspm through
149 * set const_support_pciaspm = 0 */
150 rtl92c_init_aspm_vars(hw);
152 if (rtlpriv->psc.reg_fwctrl_lps == 1)
153 rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
154 else if (rtlpriv->psc.reg_fwctrl_lps == 2)
155 rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
156 else if (rtlpriv->psc.reg_fwctrl_lps == 3)
157 rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
159 /* for firmware buf */
160 rtlpriv->rtlhal.pfirmware = vzalloc(0x4000);
161 if (!rtlpriv->rtlhal.pfirmware) {
162 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
163 "Can't alloc buffer for fw\n");
164 return 1;
167 /* request fw */
168 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
169 !IS_92C_SERIAL(rtlhal->version))
170 rtlpriv->cfg->fw_name = "rtlwifi/rtl8192cfwU.bin";
171 else if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version))
172 rtlpriv->cfg->fw_name = "rtlwifi/rtl8192cfwU_B.bin";
174 rtlpriv->max_fw_size = 0x4000;
175 pr_info("Using firmware %s\n", rtlpriv->cfg->fw_name);
176 err = request_firmware_nowait(THIS_MODULE, 1, rtlpriv->cfg->fw_name,
177 rtlpriv->io.dev, GFP_KERNEL, hw,
178 rtl_fw_cb);
179 if (err) {
180 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
181 "Failed to request firmware!\n");
182 return 1;
185 return 0;
188 void rtl92c_deinit_sw_vars(struct ieee80211_hw *hw)
190 struct rtl_priv *rtlpriv = rtl_priv(hw);
192 if (rtlpriv->rtlhal.pfirmware) {
193 vfree(rtlpriv->rtlhal.pfirmware);
194 rtlpriv->rtlhal.pfirmware = NULL;
198 static struct rtl_hal_ops rtl8192ce_hal_ops = {
199 .init_sw_vars = rtl92c_init_sw_vars,
200 .deinit_sw_vars = rtl92c_deinit_sw_vars,
201 .read_eeprom_info = rtl92ce_read_eeprom_info,
202 .interrupt_recognized = rtl92ce_interrupt_recognized,
203 .hw_init = rtl92ce_hw_init,
204 .hw_disable = rtl92ce_card_disable,
205 .hw_suspend = rtl92ce_suspend,
206 .hw_resume = rtl92ce_resume,
207 .enable_interrupt = rtl92ce_enable_interrupt,
208 .disable_interrupt = rtl92ce_disable_interrupt,
209 .set_network_type = rtl92ce_set_network_type,
210 .set_chk_bssid = rtl92ce_set_check_bssid,
211 .set_qos = rtl92ce_set_qos,
212 .set_bcn_reg = rtl92ce_set_beacon_related_registers,
213 .set_bcn_intv = rtl92ce_set_beacon_interval,
214 .update_interrupt_mask = rtl92ce_update_interrupt_mask,
215 .get_hw_reg = rtl92ce_get_hw_reg,
216 .set_hw_reg = rtl92ce_set_hw_reg,
217 .update_rate_tbl = rtl92ce_update_hal_rate_tbl,
218 .fill_tx_desc = rtl92ce_tx_fill_desc,
219 .fill_tx_cmddesc = rtl92ce_tx_fill_cmddesc,
220 .query_rx_desc = rtl92ce_rx_query_desc,
221 .set_channel_access = rtl92ce_update_channel_access_setting,
222 .radio_onoff_checking = rtl92ce_gpio_radio_on_off_checking,
223 .set_bw_mode = rtl92c_phy_set_bw_mode,
224 .switch_channel = rtl92c_phy_sw_chnl,
225 .dm_watchdog = rtl92c_dm_watchdog,
226 .scan_operation_backup = rtl_phy_scan_operation_backup,
227 .set_rf_power_state = rtl92c_phy_set_rf_power_state,
228 .led_control = rtl92ce_led_control,
229 .set_desc = rtl92ce_set_desc,
230 .get_desc = rtl92ce_get_desc,
231 .is_tx_desc_closed = rtl92ce_is_tx_desc_closed,
232 .tx_polling = rtl92ce_tx_polling,
233 .enable_hw_sec = rtl92ce_enable_hw_security_config,
234 .set_key = rtl92ce_set_key,
235 .init_sw_leds = rtl92ce_init_sw_leds,
236 .get_bbreg = rtl92c_phy_query_bb_reg,
237 .set_bbreg = rtl92c_phy_set_bb_reg,
238 .set_rfreg = rtl92ce_phy_set_rf_reg,
239 .get_rfreg = rtl92c_phy_query_rf_reg,
240 .phy_rf6052_config = rtl92ce_phy_rf6052_config,
241 .phy_rf6052_set_cck_txpower = rtl92ce_phy_rf6052_set_cck_txpower,
242 .phy_rf6052_set_ofdm_txpower = rtl92ce_phy_rf6052_set_ofdm_txpower,
243 .config_bb_with_headerfile = _rtl92ce_phy_config_bb_with_headerfile,
244 .config_bb_with_pgheaderfile = _rtl92ce_phy_config_bb_with_pgheaderfile,
245 .phy_lc_calibrate = _rtl92ce_phy_lc_calibrate,
246 .phy_set_bw_mode_callback = rtl92ce_phy_set_bw_mode_callback,
247 .dm_dynamic_txpower = rtl92ce_dm_dynamic_txpower,
248 .get_btc_status = rtl_btc_status_false,
251 static struct rtl_mod_params rtl92ce_mod_params = {
252 .sw_crypto = false,
253 .inactiveps = true,
254 .swctrl_lps = false,
255 .fwctrl_lps = true,
256 .debug = DBG_EMERG,
259 static struct rtl_hal_cfg rtl92ce_hal_cfg = {
260 .bar_id = 2,
261 .write_readback = true,
262 .name = "rtl92c_pci",
263 .fw_name = "rtlwifi/rtl8192cfw.bin",
264 .ops = &rtl8192ce_hal_ops,
265 .mod_params = &rtl92ce_mod_params,
267 .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
268 .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
269 .maps[SYS_CLK] = REG_SYS_CLKR,
270 .maps[MAC_RCR_AM] = AM,
271 .maps[MAC_RCR_AB] = AB,
272 .maps[MAC_RCR_ACRC32] = ACRC32,
273 .maps[MAC_RCR_ACF] = ACF,
274 .maps[MAC_RCR_AAP] = AAP,
275 .maps[MAC_HIMR] = REG_HIMR,
276 .maps[MAC_HIMRE] = REG_HIMRE,
278 .maps[EFUSE_TEST] = REG_EFUSE_TEST,
279 .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
280 .maps[EFUSE_CLK] = 0,
281 .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
282 .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
283 .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
284 .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
285 .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
286 .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
287 .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
288 .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
289 .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
291 .maps[RWCAM] = REG_CAMCMD,
292 .maps[WCAMI] = REG_CAMWRITE,
293 .maps[RCAMO] = REG_CAMREAD,
294 .maps[CAMDBG] = REG_CAMDBG,
295 .maps[SECR] = REG_SECCFG,
296 .maps[SEC_CAM_NONE] = CAM_NONE,
297 .maps[SEC_CAM_WEP40] = CAM_WEP40,
298 .maps[SEC_CAM_TKIP] = CAM_TKIP,
299 .maps[SEC_CAM_AES] = CAM_AES,
300 .maps[SEC_CAM_WEP104] = CAM_WEP104,
302 .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
303 .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
304 .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
305 .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
306 .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
307 .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
308 .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
309 .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
310 .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
311 .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
312 .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
313 .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
314 .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
315 .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
316 .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
317 .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
319 .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
320 .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
321 .maps[RTL_IMR_BCNINT] = IMR_BCNINT,
322 .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
323 .maps[RTL_IMR_RDU] = IMR_RDU,
324 .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
325 .maps[RTL_IMR_BDOK] = IMR_BDOK,
326 .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
327 .maps[RTL_IMR_TBDER] = IMR_TBDER,
328 .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
329 .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
330 .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
331 .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
332 .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
333 .maps[RTL_IMR_VODOK] = IMR_VODOK,
334 .maps[RTL_IMR_ROK] = IMR_ROK,
335 .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
337 .maps[RTL_RC_CCK_RATE1M] = DESC_RATE1M,
338 .maps[RTL_RC_CCK_RATE2M] = DESC_RATE2M,
339 .maps[RTL_RC_CCK_RATE5_5M] = DESC_RATE5_5M,
340 .maps[RTL_RC_CCK_RATE11M] = DESC_RATE11M,
341 .maps[RTL_RC_OFDM_RATE6M] = DESC_RATE6M,
342 .maps[RTL_RC_OFDM_RATE9M] = DESC_RATE9M,
343 .maps[RTL_RC_OFDM_RATE12M] = DESC_RATE12M,
344 .maps[RTL_RC_OFDM_RATE18M] = DESC_RATE18M,
345 .maps[RTL_RC_OFDM_RATE24M] = DESC_RATE24M,
346 .maps[RTL_RC_OFDM_RATE36M] = DESC_RATE36M,
347 .maps[RTL_RC_OFDM_RATE48M] = DESC_RATE48M,
348 .maps[RTL_RC_OFDM_RATE54M] = DESC_RATE54M,
350 .maps[RTL_RC_HT_RATEMCS7] = DESC_RATEMCS7,
351 .maps[RTL_RC_HT_RATEMCS15] = DESC_RATEMCS15,
354 static const struct pci_device_id rtl92ce_pci_ids[] = {
355 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8191, rtl92ce_hal_cfg)},
356 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8178, rtl92ce_hal_cfg)},
357 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8177, rtl92ce_hal_cfg)},
358 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8176, rtl92ce_hal_cfg)},
362 MODULE_DEVICE_TABLE(pci, rtl92ce_pci_ids);
364 MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
365 MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
366 MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
367 MODULE_LICENSE("GPL");
368 MODULE_DESCRIPTION("Realtek 8192C/8188C 802.11n PCI wireless");
369 MODULE_FIRMWARE("rtlwifi/rtl8192cfw.bin");
370 MODULE_FIRMWARE("rtlwifi/rtl8192cfwU.bin");
371 MODULE_FIRMWARE("rtlwifi/rtl8192cfwU_B.bin");
373 module_param_named(swenc, rtl92ce_mod_params.sw_crypto, bool, 0444);
374 module_param_named(debug, rtl92ce_mod_params.debug, int, 0444);
375 module_param_named(ips, rtl92ce_mod_params.inactiveps, bool, 0444);
376 module_param_named(swlps, rtl92ce_mod_params.swctrl_lps, bool, 0444);
377 module_param_named(fwlps, rtl92ce_mod_params.fwctrl_lps, bool, 0444);
378 MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
379 MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
380 MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
381 MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
382 MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
384 static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
386 static struct pci_driver rtl92ce_driver = {
387 .name = KBUILD_MODNAME,
388 .id_table = rtl92ce_pci_ids,
389 .probe = rtl_pci_probe,
390 .remove = rtl_pci_disconnect,
391 .driver.pm = &rtlwifi_pm_ops,
394 module_pci_driver(rtl92ce_driver);