3 * Copyright (C) 2007 Google, Inc.
4 * Copyright (c) 2009-2012, The Linux Foundation. All rights reserved.
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
17 #include <linux/clocksource.h>
18 #include <linux/clockchips.h>
19 #include <linux/cpu.h>
20 #include <linux/init.h>
21 #include <linux/interrupt.h>
22 #include <linux/irq.h>
25 #include <linux/of_address.h>
26 #include <linux/of_irq.h>
27 #include <linux/sched_clock.h>
29 #include <asm/mach/time.h>
33 #define TIMER_MATCH_VAL 0x0000
34 #define TIMER_COUNT_VAL 0x0004
35 #define TIMER_ENABLE 0x0008
36 #define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
37 #define TIMER_ENABLE_EN BIT(0)
38 #define TIMER_CLEAR 0x000C
39 #define DGT_CLK_CTL 0x10
40 #define DGT_CLK_CTL_DIV_4 0x3
41 #define TIMER_STS_GPT0_CLR_PEND BIT(10)
45 #define MSM_DGT_SHIFT 5
47 static void __iomem
*event_base
;
48 static void __iomem
*sts_base
;
50 static irqreturn_t
msm_timer_interrupt(int irq
, void *dev_id
)
52 struct clock_event_device
*evt
= dev_id
;
53 /* Stop the timer tick */
54 if (evt
->mode
== CLOCK_EVT_MODE_ONESHOT
) {
55 u32 ctrl
= readl_relaxed(event_base
+ TIMER_ENABLE
);
56 ctrl
&= ~TIMER_ENABLE_EN
;
57 writel_relaxed(ctrl
, event_base
+ TIMER_ENABLE
);
59 evt
->event_handler(evt
);
63 static int msm_timer_set_next_event(unsigned long cycles
,
64 struct clock_event_device
*evt
)
66 u32 ctrl
= readl_relaxed(event_base
+ TIMER_ENABLE
);
68 ctrl
&= ~TIMER_ENABLE_EN
;
69 writel_relaxed(ctrl
, event_base
+ TIMER_ENABLE
);
71 writel_relaxed(ctrl
, event_base
+ TIMER_CLEAR
);
72 writel_relaxed(cycles
, event_base
+ TIMER_MATCH_VAL
);
75 while (readl_relaxed(sts_base
) & TIMER_STS_GPT0_CLR_PEND
)
78 writel_relaxed(ctrl
| TIMER_ENABLE_EN
, event_base
+ TIMER_ENABLE
);
82 static void msm_timer_set_mode(enum clock_event_mode mode
,
83 struct clock_event_device
*evt
)
87 ctrl
= readl_relaxed(event_base
+ TIMER_ENABLE
);
88 ctrl
&= ~(TIMER_ENABLE_EN
| TIMER_ENABLE_CLR_ON_MATCH_EN
);
91 case CLOCK_EVT_MODE_RESUME
:
92 case CLOCK_EVT_MODE_PERIODIC
:
94 case CLOCK_EVT_MODE_ONESHOT
:
95 /* Timer is enabled in set_next_event */
97 case CLOCK_EVT_MODE_UNUSED
:
98 case CLOCK_EVT_MODE_SHUTDOWN
:
101 writel_relaxed(ctrl
, event_base
+ TIMER_ENABLE
);
104 static struct clock_event_device __percpu
*msm_evt
;
106 static void __iomem
*source_base
;
108 static notrace cycle_t
msm_read_timer_count(struct clocksource
*cs
)
110 return readl_relaxed(source_base
+ TIMER_COUNT_VAL
);
113 static notrace cycle_t
msm_read_timer_count_shift(struct clocksource
*cs
)
116 * Shift timer count down by a constant due to unreliable lower bits
119 return msm_read_timer_count(cs
) >> MSM_DGT_SHIFT
;
122 static struct clocksource msm_clocksource
= {
125 .read
= msm_read_timer_count
,
126 .mask
= CLOCKSOURCE_MASK(32),
127 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
130 static int msm_timer_irq
;
131 static int msm_timer_has_ppi
;
133 static int msm_local_timer_setup(struct clock_event_device
*evt
)
135 int cpu
= smp_processor_id();
138 evt
->irq
= msm_timer_irq
;
139 evt
->name
= "msm_timer";
140 evt
->features
= CLOCK_EVT_FEAT_ONESHOT
;
142 evt
->set_mode
= msm_timer_set_mode
;
143 evt
->set_next_event
= msm_timer_set_next_event
;
144 evt
->cpumask
= cpumask_of(cpu
);
146 clockevents_config_and_register(evt
, GPT_HZ
, 4, 0xffffffff);
148 if (msm_timer_has_ppi
) {
149 enable_percpu_irq(evt
->irq
, IRQ_TYPE_EDGE_RISING
);
151 err
= request_irq(evt
->irq
, msm_timer_interrupt
,
152 IRQF_TIMER
| IRQF_NOBALANCING
|
153 IRQF_TRIGGER_RISING
, "gp_timer", evt
);
155 pr_err("request_irq failed\n");
161 static void msm_local_timer_stop(struct clock_event_device
*evt
)
163 evt
->set_mode(CLOCK_EVT_MODE_UNUSED
, evt
);
164 disable_percpu_irq(evt
->irq
);
167 static int msm_timer_cpu_notify(struct notifier_block
*self
,
168 unsigned long action
, void *hcpu
)
171 * Grab cpu pointer in each case to avoid spurious
172 * preemptible warnings
174 switch (action
& ~CPU_TASKS_FROZEN
) {
176 msm_local_timer_setup(this_cpu_ptr(msm_evt
));
179 msm_local_timer_stop(this_cpu_ptr(msm_evt
));
186 static struct notifier_block msm_timer_cpu_nb
= {
187 .notifier_call
= msm_timer_cpu_notify
,
190 static notrace u32
msm_sched_clock_read(void)
192 return msm_clocksource
.read(&msm_clocksource
);
195 static void __init
msm_timer_init(u32 dgt_hz
, int sched_bits
, int irq
,
198 struct clocksource
*cs
= &msm_clocksource
;
202 msm_timer_has_ppi
= percpu
;
204 msm_evt
= alloc_percpu(struct clock_event_device
);
206 pr_err("memory allocation failed for clockevents\n");
211 res
= request_percpu_irq(irq
, msm_timer_interrupt
,
212 "gp_timer", msm_evt
);
215 pr_err("request_percpu_irq failed\n");
217 res
= register_cpu_notifier(&msm_timer_cpu_nb
);
219 free_percpu_irq(irq
, msm_evt
);
223 /* Immediately configure the timer on the boot CPU */
224 msm_local_timer_setup(__this_cpu_ptr(msm_evt
));
228 writel_relaxed(TIMER_ENABLE_EN
, source_base
+ TIMER_ENABLE
);
229 res
= clocksource_register_hz(cs
, dgt_hz
);
231 pr_err("clocksource_register failed\n");
232 setup_sched_clock(msm_sched_clock_read
, sched_bits
, dgt_hz
);
236 static void __init
msm_dt_timer_init(struct device_node
*np
)
243 void __iomem
*cpu0_base
;
245 base
= of_iomap(np
, 0);
247 pr_err("Failed to map event base\n");
251 /* We use GPT0 for the clockevent */
252 irq
= irq_of_parse_and_map(np
, 1);
254 pr_err("Can't get irq\n");
258 /* We use CPU0's DGT for the clocksource */
259 if (of_property_read_u32(np
, "cpu-offset", &percpu_offset
))
262 if (of_address_to_resource(np
, 0, &res
)) {
263 pr_err("Failed to parse DGT resource\n");
267 cpu0_base
= ioremap(res
.start
+ percpu_offset
, resource_size(&res
));
269 pr_err("Failed to map source base\n");
273 if (of_property_read_u32(np
, "clock-frequency", &freq
)) {
274 pr_err("Unknown frequency\n");
279 event_base
= base
+ 0x4;
280 sts_base
= base
+ 0x88;
281 source_base
= cpu0_base
+ 0x24;
283 writel_relaxed(DGT_CLK_CTL_DIV_4
, source_base
+ DGT_CLK_CTL
);
285 msm_timer_init(freq
, 32, irq
, !!percpu_offset
);
287 CLOCKSOURCE_OF_DECLARE(kpss_timer
, "qcom,kpss-timer", msm_dt_timer_init
);
288 CLOCKSOURCE_OF_DECLARE(scss_timer
, "qcom,scss-timer", msm_dt_timer_init
);
291 static int __init
msm_timer_map(phys_addr_t addr
, u32 event
, u32 source
,
296 base
= ioremap(addr
, SZ_256
);
298 pr_err("Failed to map timer base\n");
301 event_base
= base
+ event
;
302 source_base
= base
+ source
;
304 sts_base
= base
+ sts
;
309 void __init
msm7x01_timer_init(void)
311 struct clocksource
*cs
= &msm_clocksource
;
313 if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
315 cs
->read
= msm_read_timer_count_shift
;
316 cs
->mask
= CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT
));
318 msm_timer_init(19200000 >> MSM_DGT_SHIFT
, 32 - MSM_DGT_SHIFT
, 7,
322 void __init
msm7x30_timer_init(void)
324 if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
326 msm_timer_init(24576000 / 4, 32, 1, false);
329 void __init
qsd8x50_timer_init(void)
331 if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
333 msm_timer_init(19200000 / 4, 32, 7, false);