2 * This file configures the internal USB PHY in OMAP4430. Used
3 * with TWL6030 transceiver and MUSB on OMAP4430.
5 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * Author: Hema HK <hemahk@ti.com>
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26 #include <linux/types.h>
27 #include <linux/delay.h>
28 #include <linux/clk.h>
30 #include <linux/err.h>
31 #include <linux/usb.h>
32 #include <linux/usb/musb.h>
38 #define CONTROL_DEV_CONF 0x300
42 * omap4430_phy_power_down: disable MUSB PHY during early init
44 * OMAP4 MUSB PHY module is enabled by default on reset, but this will
45 * prevent core retention if not disabled by SW. USB driver will
46 * later on enable this, once and if the driver needs it.
48 static int __init
omap4430_phy_power_down(void)
50 void __iomem
*ctrl_base
;
52 if (!cpu_is_omap44xx())
55 ctrl_base
= ioremap(OMAP443X_SCM_BASE
, SZ_1K
);
57 pr_err("control module ioremap failed\n");
61 /* Power down the phy */
62 writel_relaxed(PHY_PD
, ctrl_base
+ CONTROL_DEV_CONF
);
68 omap_early_initcall(omap4430_phy_power_down
);
70 void am35x_musb_reset(void)
74 /* Reset the musb interface */
75 regval
= omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET
);
77 regval
|= AM35XX_USBOTGSS_SW_RST
;
78 omap_ctrl_writel(regval
, AM35XX_CONTROL_IP_SW_RESET
);
80 regval
&= ~AM35XX_USBOTGSS_SW_RST
;
81 omap_ctrl_writel(regval
, AM35XX_CONTROL_IP_SW_RESET
);
83 regval
= omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET
);
86 void am35x_musb_phy_power(u8 on
)
88 unsigned long timeout
= jiffies
+ msecs_to_jiffies(100);
93 * Start the on-chip PHY and its PLL.
95 devconf2
= omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
);
97 devconf2
&= ~(CONF2_RESET
| CONF2_PHYPWRDN
| CONF2_OTGPWRDN
);
98 devconf2
|= CONF2_PHY_PLLON
;
100 omap_ctrl_writel(devconf2
, AM35XX_CONTROL_DEVCONF2
);
102 pr_info("Waiting for PHY clock good...\n");
103 while (!(omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
)
107 if (time_after(jiffies
, timeout
)) {
108 pr_err("musb PHY clock good timed out\n");
114 * Power down the on-chip PHY.
116 devconf2
= omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
);
118 devconf2
&= ~CONF2_PHY_PLLON
;
119 devconf2
|= CONF2_PHYPWRDN
| CONF2_OTGPWRDN
;
120 omap_ctrl_writel(devconf2
, AM35XX_CONTROL_DEVCONF2
);
124 void am35x_musb_clear_irq(void)
128 regval
= omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR
);
129 regval
|= AM35XX_USBOTGSS_INT_CLR
;
130 omap_ctrl_writel(regval
, AM35XX_CONTROL_LVL_INTR_CLEAR
);
131 regval
= omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR
);
134 void am35x_set_mode(u8 musb_mode
)
136 u32 devconf2
= omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2
);
138 devconf2
&= ~CONF2_OTGMODE
;
140 case MUSB_HOST
: /* Force VBUS valid, ID = 0 */
141 devconf2
|= CONF2_FORCE_HOST
;
143 case MUSB_PERIPHERAL
: /* Force VBUS valid, ID = 1 */
144 devconf2
|= CONF2_FORCE_DEVICE
;
146 case MUSB_OTG
: /* Don't override the VBUS/ID comparators */
147 devconf2
|= CONF2_NO_OVERRIDE
;
150 pr_info("Unsupported mode %u\n", musb_mode
);
153 omap_ctrl_writel(devconf2
, AM35XX_CONTROL_DEVCONF2
);