1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
4 #include <linux/acpi.h>
6 #include <linux/slab.h>
7 #include <linux/dma-mapping.h>
9 #include <linux/module.h>
11 #include <linux/of_platform.h>
12 #include <linux/pinctrl/consumer.h>
13 #include <linux/platform_device.h>
14 #include <linux/qcom-geni-se.h>
19 * Generic Interface (GENI) Serial Engine (SE) Wrapper driver is introduced
20 * to manage GENI firmware based Qualcomm Universal Peripheral (QUP) Wrapper
21 * controller. QUP Wrapper is designed to support various serial bus protocols
22 * like UART, SPI, I2C, I3C, etc.
26 * DOC: Hardware description
28 * GENI based QUP is a highly-flexible and programmable module for supporting
29 * a wide range of serial interfaces like UART, SPI, I2C, I3C, etc. A single
30 * QUP module can provide upto 8 serial interfaces, using its internal
31 * serial engines. The actual configuration is determined by the target
32 * platform configuration. The protocol supported by each interface is
33 * determined by the firmware loaded to the serial engine. Each SE consists
34 * of a DMA Engine and GENI sub modules which enable serial engines to
35 * support FIFO and DMA modes of operation.
38 * +-----------------------------------------+
40 * | +----------------------------+ |
41 * --QUP & SE Clocks--> | Serial Engine N | +-IO------>
42 * | | ... | | Interface
43 * <---Clock Perf.----+ +----+-----------------------+ | |
44 * State Interface | | Serial Engine 1 | | |
47 * <--------AHB-------> | | | |
51 * <------SE IRQ------+ +----------------------------+ |
53 * +-----------------------------------------+
55 * Figure 1: GENI based QUP Wrapper
57 * The GENI submodules include primary and secondary sequencers which are
58 * used to drive TX & RX operations. On serial interfaces that operate using
59 * master-slave model, primary sequencer drives both TX & RX operations. On
60 * serial interfaces that operate using peer-to-peer model, primary sequencer
61 * drives TX operation and secondary sequencer drives RX operation.
65 * DOC: Software description
67 * GENI SE Wrapper driver is structured into 2 parts:
69 * geni_wrapper represents QUP Wrapper controller. This part of the driver
70 * manages QUP Wrapper information such as hardware version, clock
71 * performance table that is common to all the internal serial engines.
73 * geni_se represents serial engine. This part of the driver manages serial
74 * engine information such as clocks, containing QUP Wrapper, etc. This part
75 * of driver also supports operations (eg. initialize the concerned serial
76 * engine, select between FIFO and DMA mode of operation etc.) that are
77 * common to all the serial engines and are independent of serial interfaces.
80 #define MAX_CLK_PERF_LEVEL 32
81 #define NUM_AHB_CLKS 2
84 * @struct geni_wrapper - Data structure to represent the QUP Wrapper Core
85 * @dev: Device pointer of the QUP wrapper core
86 * @base: Base address of this instance of QUP wrapper core
87 * @ahb_clks: Handle to the primary & secondary AHB clocks
92 struct clk_bulk_data ahb_clks
[NUM_AHB_CLKS
];
95 #define QUP_HW_VER_REG 0x4
97 /* Common SE registers */
98 #define GENI_INIT_CFG_REVISION 0x0
99 #define GENI_S_INIT_CFG_REVISION 0x4
100 #define GENI_OUTPUT_CTRL 0x24
101 #define GENI_CGC_CTRL 0x28
102 #define GENI_CLK_CTRL_RO 0x60
103 #define GENI_IF_DISABLE_RO 0x64
104 #define GENI_FW_S_REVISION_RO 0x6c
105 #define SE_GENI_BYTE_GRAN 0x254
106 #define SE_GENI_TX_PACKING_CFG0 0x260
107 #define SE_GENI_TX_PACKING_CFG1 0x264
108 #define SE_GENI_RX_PACKING_CFG0 0x284
109 #define SE_GENI_RX_PACKING_CFG1 0x288
110 #define SE_GENI_M_GP_LENGTH 0x910
111 #define SE_GENI_S_GP_LENGTH 0x914
112 #define SE_DMA_TX_PTR_L 0xc30
113 #define SE_DMA_TX_PTR_H 0xc34
114 #define SE_DMA_TX_ATTR 0xc38
115 #define SE_DMA_TX_LEN 0xc3c
116 #define SE_DMA_TX_IRQ_EN 0xc48
117 #define SE_DMA_TX_IRQ_EN_SET 0xc4c
118 #define SE_DMA_TX_IRQ_EN_CLR 0xc50
119 #define SE_DMA_TX_LEN_IN 0xc54
120 #define SE_DMA_TX_MAX_BURST 0xc5c
121 #define SE_DMA_RX_PTR_L 0xd30
122 #define SE_DMA_RX_PTR_H 0xd34
123 #define SE_DMA_RX_ATTR 0xd38
124 #define SE_DMA_RX_LEN 0xd3c
125 #define SE_DMA_RX_IRQ_EN 0xd48
126 #define SE_DMA_RX_IRQ_EN_SET 0xd4c
127 #define SE_DMA_RX_IRQ_EN_CLR 0xd50
128 #define SE_DMA_RX_LEN_IN 0xd54
129 #define SE_DMA_RX_MAX_BURST 0xd5c
130 #define SE_DMA_RX_FLUSH 0xd60
131 #define SE_GSI_EVENT_EN 0xe18
132 #define SE_IRQ_EN 0xe1c
133 #define SE_DMA_GENERAL_CFG 0xe30
135 /* GENI_OUTPUT_CTRL fields */
136 #define DEFAULT_IO_OUTPUT_CTRL_MSK GENMASK(6, 0)
138 /* GENI_CGC_CTRL fields */
139 #define CFG_AHB_CLK_CGC_ON BIT(0)
140 #define CFG_AHB_WR_ACLK_CGC_ON BIT(1)
141 #define DATA_AHB_CLK_CGC_ON BIT(2)
142 #define SCLK_CGC_ON BIT(3)
143 #define TX_CLK_CGC_ON BIT(4)
144 #define RX_CLK_CGC_ON BIT(5)
145 #define EXT_CLK_CGC_ON BIT(6)
146 #define PROG_RAM_HCLK_OFF BIT(8)
147 #define PROG_RAM_SCLK_OFF BIT(9)
148 #define DEFAULT_CGC_EN GENMASK(6, 0)
150 /* SE_GSI_EVENT_EN fields */
151 #define DMA_RX_EVENT_EN BIT(0)
152 #define DMA_TX_EVENT_EN BIT(1)
153 #define GENI_M_EVENT_EN BIT(2)
154 #define GENI_S_EVENT_EN BIT(3)
156 /* SE_IRQ_EN fields */
157 #define DMA_RX_IRQ_EN BIT(0)
158 #define DMA_TX_IRQ_EN BIT(1)
159 #define GENI_M_IRQ_EN BIT(2)
160 #define GENI_S_IRQ_EN BIT(3)
162 /* SE_DMA_GENERAL_CFG */
163 #define DMA_RX_CLK_CGC_ON BIT(0)
164 #define DMA_TX_CLK_CGC_ON BIT(1)
165 #define DMA_AHB_SLV_CFG_ON BIT(2)
166 #define AHB_SEC_SLV_CLK_CGC_ON BIT(3)
167 #define DUMMY_RX_NON_BUFFERABLE BIT(4)
168 #define RX_DMA_ZERO_PADDING_EN BIT(5)
169 #define RX_DMA_IRQ_DELAY_MSK GENMASK(8, 6)
170 #define RX_DMA_IRQ_DELAY_SHFT 6
173 * geni_se_get_qup_hw_version() - Read the QUP wrapper Hardware version
174 * @se: Pointer to the corresponding serial engine.
176 * Return: Hardware Version of the wrapper.
178 u32
geni_se_get_qup_hw_version(struct geni_se
*se
)
180 struct geni_wrapper
*wrapper
= se
->wrapper
;
182 return readl_relaxed(wrapper
->base
+ QUP_HW_VER_REG
);
184 EXPORT_SYMBOL(geni_se_get_qup_hw_version
);
186 static void geni_se_io_set_mode(void __iomem
*base
)
190 val
= readl_relaxed(base
+ SE_IRQ_EN
);
191 val
|= GENI_M_IRQ_EN
| GENI_S_IRQ_EN
;
192 val
|= DMA_TX_IRQ_EN
| DMA_RX_IRQ_EN
;
193 writel_relaxed(val
, base
+ SE_IRQ_EN
);
195 val
= readl_relaxed(base
+ SE_GENI_DMA_MODE_EN
);
196 val
&= ~GENI_DMA_MODE_EN
;
197 writel_relaxed(val
, base
+ SE_GENI_DMA_MODE_EN
);
199 writel_relaxed(0, base
+ SE_GSI_EVENT_EN
);
202 static void geni_se_io_init(void __iomem
*base
)
206 val
= readl_relaxed(base
+ GENI_CGC_CTRL
);
207 val
|= DEFAULT_CGC_EN
;
208 writel_relaxed(val
, base
+ GENI_CGC_CTRL
);
210 val
= readl_relaxed(base
+ SE_DMA_GENERAL_CFG
);
211 val
|= AHB_SEC_SLV_CLK_CGC_ON
| DMA_AHB_SLV_CFG_ON
;
212 val
|= DMA_TX_CLK_CGC_ON
| DMA_RX_CLK_CGC_ON
;
213 writel_relaxed(val
, base
+ SE_DMA_GENERAL_CFG
);
215 writel_relaxed(DEFAULT_IO_OUTPUT_CTRL_MSK
, base
+ GENI_OUTPUT_CTRL
);
216 writel_relaxed(FORCE_DEFAULT
, base
+ GENI_FORCE_DEFAULT_REG
);
219 static void geni_se_irq_clear(struct geni_se
*se
)
221 writel_relaxed(0, se
->base
+ SE_GSI_EVENT_EN
);
222 writel_relaxed(0xffffffff, se
->base
+ SE_GENI_M_IRQ_CLEAR
);
223 writel_relaxed(0xffffffff, se
->base
+ SE_GENI_S_IRQ_CLEAR
);
224 writel_relaxed(0xffffffff, se
->base
+ SE_DMA_TX_IRQ_CLR
);
225 writel_relaxed(0xffffffff, se
->base
+ SE_DMA_RX_IRQ_CLR
);
226 writel_relaxed(0xffffffff, se
->base
+ SE_IRQ_EN
);
230 * geni_se_init() - Initialize the GENI serial engine
231 * @se: Pointer to the concerned serial engine.
232 * @rx_wm: Receive watermark, in units of FIFO words.
233 * @rx_rfr_wm: Ready-for-receive watermark, in units of FIFO words.
235 * This function is used to initialize the GENI serial engine, configure
236 * receive watermark and ready-for-receive watermarks.
238 void geni_se_init(struct geni_se
*se
, u32 rx_wm
, u32 rx_rfr
)
242 geni_se_irq_clear(se
);
243 geni_se_io_init(se
->base
);
244 geni_se_io_set_mode(se
->base
);
246 writel_relaxed(rx_wm
, se
->base
+ SE_GENI_RX_WATERMARK_REG
);
247 writel_relaxed(rx_rfr
, se
->base
+ SE_GENI_RX_RFR_WATERMARK_REG
);
249 val
= readl_relaxed(se
->base
+ SE_GENI_M_IRQ_EN
);
250 val
|= M_COMMON_GENI_M_IRQ_EN
;
251 writel_relaxed(val
, se
->base
+ SE_GENI_M_IRQ_EN
);
253 val
= readl_relaxed(se
->base
+ SE_GENI_S_IRQ_EN
);
254 val
|= S_COMMON_GENI_S_IRQ_EN
;
255 writel_relaxed(val
, se
->base
+ SE_GENI_S_IRQ_EN
);
257 EXPORT_SYMBOL(geni_se_init
);
259 static void geni_se_select_fifo_mode(struct geni_se
*se
)
261 u32 proto
= geni_se_read_proto(se
);
264 geni_se_irq_clear(se
);
266 val
= readl_relaxed(se
->base
+ SE_GENI_M_IRQ_EN
);
267 if (proto
!= GENI_SE_UART
) {
268 val
|= M_CMD_DONE_EN
| M_TX_FIFO_WATERMARK_EN
;
269 val
|= M_RX_FIFO_WATERMARK_EN
| M_RX_FIFO_LAST_EN
;
271 writel_relaxed(val
, se
->base
+ SE_GENI_M_IRQ_EN
);
273 val
= readl_relaxed(se
->base
+ SE_GENI_S_IRQ_EN
);
274 if (proto
!= GENI_SE_UART
)
275 val
|= S_CMD_DONE_EN
;
276 writel_relaxed(val
, se
->base
+ SE_GENI_S_IRQ_EN
);
278 val
= readl_relaxed(se
->base
+ SE_GENI_DMA_MODE_EN
);
279 val
&= ~GENI_DMA_MODE_EN
;
280 writel_relaxed(val
, se
->base
+ SE_GENI_DMA_MODE_EN
);
283 static void geni_se_select_dma_mode(struct geni_se
*se
)
287 geni_se_irq_clear(se
);
289 val
= readl_relaxed(se
->base
+ SE_GENI_DMA_MODE_EN
);
290 val
|= GENI_DMA_MODE_EN
;
291 writel_relaxed(val
, se
->base
+ SE_GENI_DMA_MODE_EN
);
295 * geni_se_select_mode() - Select the serial engine transfer mode
296 * @se: Pointer to the concerned serial engine.
297 * @mode: Transfer mode to be selected.
299 void geni_se_select_mode(struct geni_se
*se
, enum geni_se_xfer_mode mode
)
301 WARN_ON(mode
!= GENI_SE_FIFO
&& mode
!= GENI_SE_DMA
);
305 geni_se_select_fifo_mode(se
);
308 geni_se_select_dma_mode(se
);
310 case GENI_SE_INVALID
:
315 EXPORT_SYMBOL(geni_se_select_mode
);
320 * GENI FIFO packing is highly configurable. TX/RX packing/unpacking consist
321 * of up to 4 operations, each operation represented by 4 configuration vectors
322 * of 10 bits programmed in GENI_TX_PACKING_CFG0 and GENI_TX_PACKING_CFG1 for
323 * TX FIFO and in GENI_RX_PACKING_CFG0 and GENI_RX_PACKING_CFG1 for RX FIFO.
324 * Refer to below examples for detailed bit-field description.
326 * Example 1: word_size = 7, packing_mode = 4 x 8, msb_to_lsb = 1
328 * +-----------+-------+-------+-------+-------+
329 * | | vec_0 | vec_1 | vec_2 | vec_3 |
330 * +-----------+-------+-------+-------+-------+
331 * | start | 0x6 | 0xe | 0x16 | 0x1e |
332 * | direction | 1 | 1 | 1 | 1 |
333 * | length | 6 | 6 | 6 | 6 |
334 * | stop | 0 | 0 | 0 | 1 |
335 * +-----------+-------+-------+-------+-------+
337 * Example 2: word_size = 15, packing_mode = 2 x 16, msb_to_lsb = 0
339 * +-----------+-------+-------+-------+-------+
340 * | | vec_0 | vec_1 | vec_2 | vec_3 |
341 * +-----------+-------+-------+-------+-------+
342 * | start | 0x0 | 0x8 | 0x10 | 0x18 |
343 * | direction | 0 | 0 | 0 | 0 |
344 * | length | 7 | 6 | 7 | 6 |
345 * | stop | 0 | 0 | 0 | 1 |
346 * +-----------+-------+-------+-------+-------+
348 * Example 3: word_size = 23, packing_mode = 1 x 32, msb_to_lsb = 1
350 * +-----------+-------+-------+-------+-------+
351 * | | vec_0 | vec_1 | vec_2 | vec_3 |
352 * +-----------+-------+-------+-------+-------+
353 * | start | 0x16 | 0xe | 0x6 | 0x0 |
354 * | direction | 1 | 1 | 1 | 1 |
355 * | length | 7 | 7 | 6 | 0 |
356 * | stop | 0 | 0 | 1 | 0 |
357 * +-----------+-------+-------+-------+-------+
361 #define NUM_PACKING_VECTORS 4
362 #define PACKING_START_SHIFT 5
363 #define PACKING_DIR_SHIFT 4
364 #define PACKING_LEN_SHIFT 1
365 #define PACKING_STOP_BIT BIT(0)
366 #define PACKING_VECTOR_SHIFT 10
368 * geni_se_config_packing() - Packing configuration of the serial engine
369 * @se: Pointer to the concerned serial engine
370 * @bpw: Bits of data per transfer word.
371 * @pack_words: Number of words per fifo element.
372 * @msb_to_lsb: Transfer from MSB to LSB or vice-versa.
373 * @tx_cfg: Flag to configure the TX Packing.
374 * @rx_cfg: Flag to configure the RX Packing.
376 * This function is used to configure the packing rules for the current
379 void geni_se_config_packing(struct geni_se
*se
, int bpw
, int pack_words
,
380 bool msb_to_lsb
, bool tx_cfg
, bool rx_cfg
)
382 u32 cfg0
, cfg1
, cfg
[NUM_PACKING_VECTORS
] = {0};
385 int idx_start
= msb_to_lsb
? bpw
- 1 : 0;
387 int idx_delta
= msb_to_lsb
? -BITS_PER_BYTE
: BITS_PER_BYTE
;
388 int ceil_bpw
= ALIGN(bpw
, BITS_PER_BYTE
);
389 int iter
= (ceil_bpw
* pack_words
) / BITS_PER_BYTE
;
392 if (iter
<= 0 || iter
> NUM_PACKING_VECTORS
)
395 for (i
= 0; i
< iter
; i
++) {
396 len
= min_t(int, temp_bpw
, BITS_PER_BYTE
) - 1;
397 cfg
[i
] = idx
<< PACKING_START_SHIFT
;
398 cfg
[i
] |= msb_to_lsb
<< PACKING_DIR_SHIFT
;
399 cfg
[i
] |= len
<< PACKING_LEN_SHIFT
;
401 if (temp_bpw
<= BITS_PER_BYTE
) {
402 idx
= ((i
+ 1) * BITS_PER_BYTE
) + idx_start
;
405 idx
= idx
+ idx_delta
;
406 temp_bpw
= temp_bpw
- BITS_PER_BYTE
;
409 cfg
[iter
- 1] |= PACKING_STOP_BIT
;
410 cfg0
= cfg
[0] | (cfg
[1] << PACKING_VECTOR_SHIFT
);
411 cfg1
= cfg
[2] | (cfg
[3] << PACKING_VECTOR_SHIFT
);
414 writel_relaxed(cfg0
, se
->base
+ SE_GENI_TX_PACKING_CFG0
);
415 writel_relaxed(cfg1
, se
->base
+ SE_GENI_TX_PACKING_CFG1
);
418 writel_relaxed(cfg0
, se
->base
+ SE_GENI_RX_PACKING_CFG0
);
419 writel_relaxed(cfg1
, se
->base
+ SE_GENI_RX_PACKING_CFG1
);
423 * Number of protocol words in each FIFO entry
424 * 0 - 4x8, four words in each entry, max word size of 8 bits
425 * 1 - 2x16, two words in each entry, max word size of 16 bits
426 * 2 - 1x32, one word in each entry, max word size of 32 bits
429 if (pack_words
|| bpw
== 32)
430 writel_relaxed(bpw
/ 16, se
->base
+ SE_GENI_BYTE_GRAN
);
432 EXPORT_SYMBOL(geni_se_config_packing
);
434 static void geni_se_clks_off(struct geni_se
*se
)
436 struct geni_wrapper
*wrapper
= se
->wrapper
;
438 clk_disable_unprepare(se
->clk
);
439 clk_bulk_disable_unprepare(ARRAY_SIZE(wrapper
->ahb_clks
),
444 * geni_se_resources_off() - Turn off resources associated with the serial
446 * @se: Pointer to the concerned serial engine.
448 * Return: 0 on success, standard Linux error codes on failure/error.
450 int geni_se_resources_off(struct geni_se
*se
)
454 if (has_acpi_companion(se
->dev
))
457 ret
= pinctrl_pm_select_sleep_state(se
->dev
);
461 geni_se_clks_off(se
);
464 EXPORT_SYMBOL(geni_se_resources_off
);
466 static int geni_se_clks_on(struct geni_se
*se
)
469 struct geni_wrapper
*wrapper
= se
->wrapper
;
471 ret
= clk_bulk_prepare_enable(ARRAY_SIZE(wrapper
->ahb_clks
),
476 ret
= clk_prepare_enable(se
->clk
);
478 clk_bulk_disable_unprepare(ARRAY_SIZE(wrapper
->ahb_clks
),
484 * geni_se_resources_on() - Turn on resources associated with the serial
486 * @se: Pointer to the concerned serial engine.
488 * Return: 0 on success, standard Linux error codes on failure/error.
490 int geni_se_resources_on(struct geni_se
*se
)
494 if (has_acpi_companion(se
->dev
))
497 ret
= geni_se_clks_on(se
);
501 ret
= pinctrl_pm_select_default_state(se
->dev
);
503 geni_se_clks_off(se
);
507 EXPORT_SYMBOL(geni_se_resources_on
);
510 * geni_se_clk_tbl_get() - Get the clock table to program DFS
511 * @se: Pointer to the concerned serial engine.
512 * @tbl: Table in which the output is returned.
514 * This function is called by the protocol drivers to determine the different
515 * clock frequencies supported by serial engine core clock. The protocol
516 * drivers use the output to determine the clock frequency index to be
517 * programmed into DFS.
519 * Return: number of valid performance levels in the table on success,
520 * standard Linux error codes on failure.
522 int geni_se_clk_tbl_get(struct geni_se
*se
, unsigned long **tbl
)
527 if (se
->clk_perf_tbl
) {
528 *tbl
= se
->clk_perf_tbl
;
529 return se
->num_clk_levels
;
532 se
->clk_perf_tbl
= devm_kcalloc(se
->dev
, MAX_CLK_PERF_LEVEL
,
533 sizeof(*se
->clk_perf_tbl
),
535 if (!se
->clk_perf_tbl
)
538 for (i
= 0; i
< MAX_CLK_PERF_LEVEL
; i
++) {
539 freq
= clk_round_rate(se
->clk
, freq
+ 1);
540 if (freq
<= 0 || freq
== se
->clk_perf_tbl
[i
- 1])
542 se
->clk_perf_tbl
[i
] = freq
;
544 se
->num_clk_levels
= i
;
545 *tbl
= se
->clk_perf_tbl
;
546 return se
->num_clk_levels
;
548 EXPORT_SYMBOL(geni_se_clk_tbl_get
);
551 * geni_se_clk_freq_match() - Get the matching or closest SE clock frequency
552 * @se: Pointer to the concerned serial engine.
553 * @req_freq: Requested clock frequency.
554 * @index: Index of the resultant frequency in the table.
555 * @res_freq: Resultant frequency of the source clock.
556 * @exact: Flag to indicate exact multiple requirement of the requested
559 * This function is called by the protocol drivers to determine the best match
560 * of the requested frequency as provided by the serial engine clock in order
561 * to meet the performance requirements.
563 * If we return success:
564 * - if @exact is true then @res_freq / <an_integer> == @req_freq
565 * - if @exact is false then @res_freq / <an_integer> <= @req_freq
567 * Return: 0 on success, standard Linux error codes on failure.
569 int geni_se_clk_freq_match(struct geni_se
*se
, unsigned long req_freq
,
570 unsigned int *index
, unsigned long *res_freq
,
576 unsigned long best_delta
;
577 unsigned long new_delta
;
578 unsigned int divider
;
580 num_clk_levels
= geni_se_clk_tbl_get(se
, &tbl
);
581 if (num_clk_levels
< 0)
582 return num_clk_levels
;
584 if (num_clk_levels
== 0)
587 best_delta
= ULONG_MAX
;
588 for (i
= 0; i
< num_clk_levels
; i
++) {
589 divider
= DIV_ROUND_UP(tbl
[i
], req_freq
);
590 new_delta
= req_freq
- tbl
[i
] / divider
;
591 if (new_delta
< best_delta
) {
592 /* We have a new best! */
596 /* If the new best is exact then we're done */
600 /* Record how close we got */
601 best_delta
= new_delta
;
610 EXPORT_SYMBOL(geni_se_clk_freq_match
);
612 #define GENI_SE_DMA_DONE_EN BIT(0)
613 #define GENI_SE_DMA_EOT_EN BIT(1)
614 #define GENI_SE_DMA_AHB_ERR_EN BIT(2)
615 #define GENI_SE_DMA_EOT_BUF BIT(0)
617 * geni_se_tx_dma_prep() - Prepare the serial engine for TX DMA transfer
618 * @se: Pointer to the concerned serial engine.
619 * @buf: Pointer to the TX buffer.
620 * @len: Length of the TX buffer.
621 * @iova: Pointer to store the mapped DMA address.
623 * This function is used to prepare the buffers for DMA TX.
625 * Return: 0 on success, standard Linux error codes on failure.
627 int geni_se_tx_dma_prep(struct geni_se
*se
, void *buf
, size_t len
,
630 struct geni_wrapper
*wrapper
= se
->wrapper
;
636 *iova
= dma_map_single(wrapper
->dev
, buf
, len
, DMA_TO_DEVICE
);
637 if (dma_mapping_error(wrapper
->dev
, *iova
))
640 val
= GENI_SE_DMA_DONE_EN
;
641 val
|= GENI_SE_DMA_EOT_EN
;
642 val
|= GENI_SE_DMA_AHB_ERR_EN
;
643 writel_relaxed(val
, se
->base
+ SE_DMA_TX_IRQ_EN_SET
);
644 writel_relaxed(lower_32_bits(*iova
), se
->base
+ SE_DMA_TX_PTR_L
);
645 writel_relaxed(upper_32_bits(*iova
), se
->base
+ SE_DMA_TX_PTR_H
);
646 writel_relaxed(GENI_SE_DMA_EOT_BUF
, se
->base
+ SE_DMA_TX_ATTR
);
647 writel_relaxed(len
, se
->base
+ SE_DMA_TX_LEN
);
650 EXPORT_SYMBOL(geni_se_tx_dma_prep
);
653 * geni_se_rx_dma_prep() - Prepare the serial engine for RX DMA transfer
654 * @se: Pointer to the concerned serial engine.
655 * @buf: Pointer to the RX buffer.
656 * @len: Length of the RX buffer.
657 * @iova: Pointer to store the mapped DMA address.
659 * This function is used to prepare the buffers for DMA RX.
661 * Return: 0 on success, standard Linux error codes on failure.
663 int geni_se_rx_dma_prep(struct geni_se
*se
, void *buf
, size_t len
,
666 struct geni_wrapper
*wrapper
= se
->wrapper
;
672 *iova
= dma_map_single(wrapper
->dev
, buf
, len
, DMA_FROM_DEVICE
);
673 if (dma_mapping_error(wrapper
->dev
, *iova
))
676 val
= GENI_SE_DMA_DONE_EN
;
677 val
|= GENI_SE_DMA_EOT_EN
;
678 val
|= GENI_SE_DMA_AHB_ERR_EN
;
679 writel_relaxed(val
, se
->base
+ SE_DMA_RX_IRQ_EN_SET
);
680 writel_relaxed(lower_32_bits(*iova
), se
->base
+ SE_DMA_RX_PTR_L
);
681 writel_relaxed(upper_32_bits(*iova
), se
->base
+ SE_DMA_RX_PTR_H
);
682 /* RX does not have EOT buffer type bit. So just reset RX_ATTR */
683 writel_relaxed(0, se
->base
+ SE_DMA_RX_ATTR
);
684 writel_relaxed(len
, se
->base
+ SE_DMA_RX_LEN
);
687 EXPORT_SYMBOL(geni_se_rx_dma_prep
);
690 * geni_se_tx_dma_unprep() - Unprepare the serial engine after TX DMA transfer
691 * @se: Pointer to the concerned serial engine.
692 * @iova: DMA address of the TX buffer.
693 * @len: Length of the TX buffer.
695 * This function is used to unprepare the DMA buffers after DMA TX.
697 void geni_se_tx_dma_unprep(struct geni_se
*se
, dma_addr_t iova
, size_t len
)
699 struct geni_wrapper
*wrapper
= se
->wrapper
;
701 if (iova
&& !dma_mapping_error(wrapper
->dev
, iova
))
702 dma_unmap_single(wrapper
->dev
, iova
, len
, DMA_TO_DEVICE
);
704 EXPORT_SYMBOL(geni_se_tx_dma_unprep
);
707 * geni_se_rx_dma_unprep() - Unprepare the serial engine after RX DMA transfer
708 * @se: Pointer to the concerned serial engine.
709 * @iova: DMA address of the RX buffer.
710 * @len: Length of the RX buffer.
712 * This function is used to unprepare the DMA buffers after DMA RX.
714 void geni_se_rx_dma_unprep(struct geni_se
*se
, dma_addr_t iova
, size_t len
)
716 struct geni_wrapper
*wrapper
= se
->wrapper
;
718 if (iova
&& !dma_mapping_error(wrapper
->dev
, iova
))
719 dma_unmap_single(wrapper
->dev
, iova
, len
, DMA_FROM_DEVICE
);
721 EXPORT_SYMBOL(geni_se_rx_dma_unprep
);
723 static int geni_se_probe(struct platform_device
*pdev
)
725 struct device
*dev
= &pdev
->dev
;
726 struct resource
*res
;
727 struct geni_wrapper
*wrapper
;
730 wrapper
= devm_kzalloc(dev
, sizeof(*wrapper
), GFP_KERNEL
);
735 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
736 wrapper
->base
= devm_ioremap_resource(dev
, res
);
737 if (IS_ERR(wrapper
->base
))
738 return PTR_ERR(wrapper
->base
);
740 if (!has_acpi_companion(&pdev
->dev
)) {
741 wrapper
->ahb_clks
[0].id
= "m-ahb";
742 wrapper
->ahb_clks
[1].id
= "s-ahb";
743 ret
= devm_clk_bulk_get(dev
, NUM_AHB_CLKS
, wrapper
->ahb_clks
);
745 dev_err(dev
, "Err getting AHB clks %d\n", ret
);
750 dev_set_drvdata(dev
, wrapper
);
751 dev_dbg(dev
, "GENI SE Driver probed\n");
752 return devm_of_platform_populate(dev
);
755 static const struct of_device_id geni_se_dt_match
[] = {
756 { .compatible
= "qcom,geni-se-qup", },
759 MODULE_DEVICE_TABLE(of
, geni_se_dt_match
);
761 static struct platform_driver geni_se_driver
= {
763 .name
= "geni_se_qup",
764 .of_match_table
= geni_se_dt_match
,
766 .probe
= geni_se_probe
,
768 module_platform_driver(geni_se_driver
);
770 MODULE_DESCRIPTION("GENI Serial Engine Driver");
771 MODULE_LICENSE("GPL v2");