1 Binding for TI DA8XX/OMAP-L13X/AM17XX/AM18XX CFGCHIP clocks
3 TI DA8XX/OMAP-L13X/AM17XX/AM18XX SoCs contain a general purpose set of
4 registers call CFGCHIPn. Some of these registers function as clock
5 gates. This document describes the bindings for those clocks.
7 All of the clock nodes described below must be child nodes of a CFGCHIP node
8 (compatible = "ti,da830-cfgchip").
13 - compatible: shall be "ti,da830-usb-phy-clocks".
14 - #clock-cells: from common clock binding; shall be set to 1.
15 - clocks: phandles to the parent clocks corresponding to clock-names
16 - clock-names: shall be "fck", "usb_refclkin", "auxclk"
18 This node provides two clocks. The clock at index 0 is the USB 2.0 PHY 48MHz
19 clock and the clock at index 1 is the USB 1.1 PHY 48MHz clock.
21 eHRPWM Time Base Clock (TBCLK)
22 ------------------------------
24 - compatible: shall be "ti,da830-tbclksync".
25 - #clock-cells: from common clock binding; shall be set to 0.
26 - clocks: phandle to the parent clock
27 - clock-names: shall be "fck"
32 - compatible: shall be "ti,da830-div4p5ena".
33 - #clock-cells: from common clock binding; shall be set to 0.
34 - clocks: phandle to the parent clock
35 - clock-names: shall be "pll0_pllout"
37 EMIFA clock source (ASYNC1)
38 ---------------------------
40 - compatible: shall be "ti,da850-async1-clksrc".
41 - #clock-cells: from common clock binding; shall be set to 0.
42 - clocks: phandles to the parent clocks corresponding to clock-names
43 - clock-names: shall be "pll0_sysclk3", "div4.5"
48 - compatible: shall be "ti,da850-async3-clksrc".
49 - #clock-cells: from common clock binding; shall be set to 0.
50 - clocks: phandles to the parent clocks corresponding to clock-names
51 - clock-names: shall be "pll0_sysclk2", "pll1_sysclk2"
55 cfgchip: syscon@1417c {
56 compatible = "ti,da830-cfgchip", "syscon", "simple-mfd";
59 usb_phy_clk: usb-phy-clocks {
60 compatible = "ti,da830-usb-phy-clocks";
62 clocks = <&psc1 1>, <&usb_refclkin>, <&pll0_auxclk>;
63 clock-names = "fck", "usb_refclkin", "auxclk";
65 ehrpwm_tbclk: ehrpwm_tbclk {
66 compatible = "ti,da830-tbclksync";
72 compatible = "ti,da830-div4p5ena";
74 clocks = <&pll0_pllout>;
75 clock-names = "pll0_pllout";
78 compatible = "ti,da850-async1-clksrc";
80 clocks = <&pll0_sysclk 3>, <&div4p5_clk>;
81 clock-names = "pll0_sysclk3", "div4.5";
84 compatible = "ti,da850-async3-clksrc";
86 clocks = <&pll0_sysclk 2>, <&pll1_sysclk 2>;
87 clock-names = "pll0_sysclk2", "pll1_sysclk2";
92 - Documentation/devicetree/bindings/clock/clock-bindings.txt