1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
6 compatible = "aspeed,ast2400";
9 interrupt-parent = <&vic>;
39 compatible = "arm,arm926ej-s";
46 device_type = "memory";
51 compatible = "simple-bus";
57 reg = < 0x1e620000 0x94
58 0x20000000 0x10000000 >;
61 compatible = "aspeed,ast2400-fmc";
62 clocks = <&syscon ASPEED_CLK_AHB>;
67 compatible = "jedec,spi-nor";
68 spi-max-frequency = <50000000>;
73 compatible = "jedec,spi-nor";
78 compatible = "jedec,spi-nor";
83 compatible = "jedec,spi-nor";
88 compatible = "jedec,spi-nor";
94 reg = < 0x1e630000 0x18
95 0x30000000 0x10000000 >;
98 compatible = "aspeed,ast2400-spi";
99 clocks = <&syscon ASPEED_CLK_AHB>;
103 compatible = "jedec,spi-nor";
104 spi-max-frequency = <50000000>;
109 vic: interrupt-controller@1e6c0080 {
110 compatible = "aspeed,ast2400-vic";
111 interrupt-controller;
112 #interrupt-cells = <1>;
113 valid-sources = <0xffffffff 0x0007ffff>;
114 reg = <0x1e6c0080 0x80>;
117 cvic: copro-interrupt-controller@1e6c2000 {
118 compatible = "aspeed,ast2400-cvic", "aspeed-cvic";
119 valid-sources = <0x7fffffff>;
120 reg = <0x1e6c2000 0x80>;
123 mac0: ethernet@1e660000 {
124 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
125 reg = <0x1e660000 0x180>;
127 clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
131 mac1: ethernet@1e680000 {
132 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
133 reg = <0x1e680000 0x180>;
135 clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
139 ehci0: usb@1e6a1000 {
140 compatible = "aspeed,ast2400-ehci", "generic-ehci";
141 reg = <0x1e6a1000 0x100>;
143 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
144 pinctrl-names = "default";
145 pinctrl-0 = <&pinctrl_usb2h_default>;
150 compatible = "aspeed,ast2400-uhci", "generic-uhci";
151 reg = <0x1e6b0000 0x100>;
154 clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
157 * No default pinmux, it will follow EHCI, use an explicit pinmux
158 * override if you don't enable EHCI
162 vhub: usb-vhub@1e6a0000 {
163 compatible = "aspeed,ast2400-usb-vhub";
164 reg = <0x1e6a0000 0x300>;
166 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
167 pinctrl-names = "default";
168 pinctrl-0 = <&pinctrl_usb2d_default>;
173 compatible = "simple-bus";
174 #address-cells = <1>;
178 syscon: syscon@1e6e2000 {
179 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
180 reg = <0x1e6e2000 0x1a8>;
181 #address-cells = <1>;
187 compatible = "aspeed,ast2400-pinctrl";
191 compatible = "aspeed,ast2400-p2a-ctrl";
196 rng: hwrng@1e6e2078 {
197 compatible = "timeriomem_rng";
198 reg = <0x1e6e2078 0x4>;
204 compatible = "aspeed,ast2400-adc";
205 reg = <0x1e6e9000 0xb0>;
206 clocks = <&syscon ASPEED_CLK_APB>;
207 resets = <&syscon ASPEED_RESET_ADC>;
208 #io-channel-cells = <1>;
212 sram: sram@1e720000 {
213 compatible = "mmio-sram";
214 reg = <0x1e720000 0x8000>; // 32K
217 sdmmc: sd-controller@1e740000 {
218 compatible = "aspeed,ast2400-sd-controller";
219 reg = <0x1e740000 0x100>;
220 #address-cells = <1>;
222 ranges = <0 0x1e740000 0x10000>;
223 clocks = <&syscon ASPEED_CLK_GATE_SDCLK>;
227 compatible = "aspeed,ast2400-sdhci";
231 clocks = <&syscon ASPEED_CLK_SDIO>;
236 compatible = "aspeed,ast2400-sdhci";
240 clocks = <&syscon ASPEED_CLK_SDIO>;
245 gpio: gpio@1e780000 {
248 compatible = "aspeed,ast2400-gpio";
249 reg = <0x1e780000 0x1000>;
251 gpio-ranges = <&pinctrl 0 0 220>;
252 clocks = <&syscon ASPEED_CLK_APB>;
253 interrupt-controller;
254 #interrupt-cells = <2>;
257 timer: timer@1e782000 {
258 /* This timer is a Faraday FTTMR010 derivative */
259 compatible = "aspeed,ast2400-timer";
260 reg = <0x1e782000 0x90>;
261 interrupts = <16 17 18 35 36 37 38 39>;
262 clocks = <&syscon ASPEED_CLK_APB>;
263 clock-names = "PCLK";
267 compatible = "aspeed,ast2400-rtc";
268 reg = <0x1e781000 0x18>;
272 uart1: serial@1e783000 {
273 compatible = "ns16550a";
274 reg = <0x1e783000 0x20>;
277 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
278 resets = <&lpc_reset 4>;
283 uart5: serial@1e784000 {
284 compatible = "ns16550a";
285 reg = <0x1e784000 0x20>;
288 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
293 wdt1: watchdog@1e785000 {
294 compatible = "aspeed,ast2400-wdt";
295 reg = <0x1e785000 0x1c>;
296 clocks = <&syscon ASPEED_CLK_APB>;
299 wdt2: watchdog@1e785020 {
300 compatible = "aspeed,ast2400-wdt";
301 reg = <0x1e785020 0x1c>;
302 clocks = <&syscon ASPEED_CLK_APB>;
305 pwm_tacho: pwm-tacho-controller@1e786000 {
306 compatible = "aspeed,ast2400-pwm-tacho";
307 #address-cells = <1>;
309 reg = <0x1e786000 0x1000>;
310 clocks = <&syscon ASPEED_CLK_24M>;
311 resets = <&syscon ASPEED_RESET_PWM>;
315 vuart: serial@1e787000 {
316 compatible = "aspeed,ast2400-vuart";
317 reg = <0x1e787000 0x40>;
320 clocks = <&syscon ASPEED_CLK_APB>;
326 compatible = "aspeed,ast2400-lpc", "simple-mfd";
327 reg = <0x1e789000 0x1000>;
329 #address-cells = <1>;
331 ranges = <0x0 0x1e789000 0x1000>;
334 compatible = "aspeed,ast2400-lpc-bmc";
338 lpc_host: lpc-host@80 {
339 compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon";
343 #address-cells = <1>;
345 ranges = <0x0 0x80 0x1e0>;
347 lpc_ctrl: lpc-ctrl@0 {
348 compatible = "aspeed,ast2400-lpc-ctrl";
350 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
354 lpc_snoop: lpc-snoop@0 {
355 compatible = "aspeed,ast2400-lpc-snoop";
362 compatible = "aspeed,ast2400-lhc";
363 reg = <0x20 0x24 0x48 0x8>;
366 lpc_reset: reset-controller@18 {
367 compatible = "aspeed,ast2400-lpc-reset";
373 compatible = "aspeed,ast2400-ibt-bmc";
381 uart2: serial@1e78d000 {
382 compatible = "ns16550a";
383 reg = <0x1e78d000 0x20>;
386 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
387 resets = <&lpc_reset 5>;
392 uart3: serial@1e78e000 {
393 compatible = "ns16550a";
394 reg = <0x1e78e000 0x20>;
397 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
398 resets = <&lpc_reset 6>;
403 uart4: serial@1e78f000 {
404 compatible = "ns16550a";
405 reg = <0x1e78f000 0x20>;
408 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
409 resets = <&lpc_reset 7>;
415 compatible = "simple-bus";
416 #address-cells = <1>;
418 ranges = <0 0x1e78a000 0x1000>;
425 i2c_ic: interrupt-controller@0 {
426 #interrupt-cells = <1>;
427 compatible = "aspeed,ast2400-i2c-ic";
430 interrupt-controller;
434 #address-cells = <1>;
436 #interrupt-cells = <1>;
439 compatible = "aspeed,ast2400-i2c-bus";
440 clocks = <&syscon ASPEED_CLK_APB>;
441 resets = <&syscon ASPEED_RESET_I2C>;
442 bus-frequency = <100000>;
444 interrupt-parent = <&i2c_ic>;
446 /* Does not need pinctrl properties */
450 #address-cells = <1>;
452 #interrupt-cells = <1>;
455 compatible = "aspeed,ast2400-i2c-bus";
456 clocks = <&syscon ASPEED_CLK_APB>;
457 resets = <&syscon ASPEED_RESET_I2C>;
458 bus-frequency = <100000>;
460 interrupt-parent = <&i2c_ic>;
462 /* Does not need pinctrl properties */
466 #address-cells = <1>;
468 #interrupt-cells = <1>;
471 compatible = "aspeed,ast2400-i2c-bus";
472 clocks = <&syscon ASPEED_CLK_APB>;
473 resets = <&syscon ASPEED_RESET_I2C>;
474 bus-frequency = <100000>;
476 interrupt-parent = <&i2c_ic>;
477 pinctrl-names = "default";
478 pinctrl-0 = <&pinctrl_i2c3_default>;
483 #address-cells = <1>;
485 #interrupt-cells = <1>;
488 compatible = "aspeed,ast2400-i2c-bus";
489 clocks = <&syscon ASPEED_CLK_APB>;
490 resets = <&syscon ASPEED_RESET_I2C>;
491 bus-frequency = <100000>;
493 interrupt-parent = <&i2c_ic>;
494 pinctrl-names = "default";
495 pinctrl-0 = <&pinctrl_i2c4_default>;
500 #address-cells = <1>;
502 #interrupt-cells = <1>;
505 compatible = "aspeed,ast2400-i2c-bus";
506 clocks = <&syscon ASPEED_CLK_APB>;
507 resets = <&syscon ASPEED_RESET_I2C>;
508 bus-frequency = <100000>;
510 interrupt-parent = <&i2c_ic>;
511 pinctrl-names = "default";
512 pinctrl-0 = <&pinctrl_i2c5_default>;
517 #address-cells = <1>;
519 #interrupt-cells = <1>;
522 compatible = "aspeed,ast2400-i2c-bus";
523 clocks = <&syscon ASPEED_CLK_APB>;
524 resets = <&syscon ASPEED_RESET_I2C>;
525 bus-frequency = <100000>;
527 interrupt-parent = <&i2c_ic>;
528 pinctrl-names = "default";
529 pinctrl-0 = <&pinctrl_i2c6_default>;
534 #address-cells = <1>;
536 #interrupt-cells = <1>;
539 compatible = "aspeed,ast2400-i2c-bus";
540 clocks = <&syscon ASPEED_CLK_APB>;
541 resets = <&syscon ASPEED_RESET_I2C>;
542 bus-frequency = <100000>;
544 interrupt-parent = <&i2c_ic>;
545 pinctrl-names = "default";
546 pinctrl-0 = <&pinctrl_i2c7_default>;
551 #address-cells = <1>;
553 #interrupt-cells = <1>;
556 compatible = "aspeed,ast2400-i2c-bus";
557 clocks = <&syscon ASPEED_CLK_APB>;
558 resets = <&syscon ASPEED_RESET_I2C>;
559 bus-frequency = <100000>;
561 interrupt-parent = <&i2c_ic>;
562 pinctrl-names = "default";
563 pinctrl-0 = <&pinctrl_i2c8_default>;
568 #address-cells = <1>;
570 #interrupt-cells = <1>;
573 compatible = "aspeed,ast2400-i2c-bus";
574 clocks = <&syscon ASPEED_CLK_APB>;
575 resets = <&syscon ASPEED_RESET_I2C>;
576 bus-frequency = <100000>;
578 interrupt-parent = <&i2c_ic>;
579 pinctrl-names = "default";
580 pinctrl-0 = <&pinctrl_i2c9_default>;
585 #address-cells = <1>;
587 #interrupt-cells = <1>;
590 compatible = "aspeed,ast2400-i2c-bus";
591 clocks = <&syscon ASPEED_CLK_APB>;
592 resets = <&syscon ASPEED_RESET_I2C>;
593 bus-frequency = <100000>;
595 interrupt-parent = <&i2c_ic>;
596 pinctrl-names = "default";
597 pinctrl-0 = <&pinctrl_i2c10_default>;
602 #address-cells = <1>;
604 #interrupt-cells = <1>;
607 compatible = "aspeed,ast2400-i2c-bus";
608 clocks = <&syscon ASPEED_CLK_APB>;
609 resets = <&syscon ASPEED_RESET_I2C>;
610 bus-frequency = <100000>;
612 interrupt-parent = <&i2c_ic>;
613 pinctrl-names = "default";
614 pinctrl-0 = <&pinctrl_i2c11_default>;
619 #address-cells = <1>;
621 #interrupt-cells = <1>;
624 compatible = "aspeed,ast2400-i2c-bus";
625 clocks = <&syscon ASPEED_CLK_APB>;
626 resets = <&syscon ASPEED_RESET_I2C>;
627 bus-frequency = <100000>;
629 interrupt-parent = <&i2c_ic>;
630 pinctrl-names = "default";
631 pinctrl-0 = <&pinctrl_i2c12_default>;
636 #address-cells = <1>;
638 #interrupt-cells = <1>;
641 compatible = "aspeed,ast2400-i2c-bus";
642 clocks = <&syscon ASPEED_CLK_APB>;
643 resets = <&syscon ASPEED_RESET_I2C>;
644 bus-frequency = <100000>;
646 interrupt-parent = <&i2c_ic>;
647 pinctrl-names = "default";
648 pinctrl-0 = <&pinctrl_i2c13_default>;
653 #address-cells = <1>;
655 #interrupt-cells = <1>;
658 compatible = "aspeed,ast2400-i2c-bus";
659 clocks = <&syscon ASPEED_CLK_APB>;
660 resets = <&syscon ASPEED_RESET_I2C>;
661 bus-frequency = <100000>;
663 interrupt-parent = <&i2c_ic>;
664 pinctrl-names = "default";
665 pinctrl-0 = <&pinctrl_i2c14_default>;
671 pinctrl_acpi_default: acpi_default {
676 pinctrl_adc0_default: adc0_default {
681 pinctrl_adc1_default: adc1_default {
686 pinctrl_adc10_default: adc10_default {
691 pinctrl_adc11_default: adc11_default {
696 pinctrl_adc12_default: adc12_default {
701 pinctrl_adc13_default: adc13_default {
706 pinctrl_adc14_default: adc14_default {
711 pinctrl_adc15_default: adc15_default {
716 pinctrl_adc2_default: adc2_default {
721 pinctrl_adc3_default: adc3_default {
726 pinctrl_adc4_default: adc4_default {
731 pinctrl_adc5_default: adc5_default {
736 pinctrl_adc6_default: adc6_default {
741 pinctrl_adc7_default: adc7_default {
746 pinctrl_adc8_default: adc8_default {
751 pinctrl_adc9_default: adc9_default {
756 pinctrl_bmcint_default: bmcint_default {
761 pinctrl_ddcclk_default: ddcclk_default {
766 pinctrl_ddcdat_default: ddcdat_default {
771 pinctrl_extrst_default: extrst_default {
776 pinctrl_flack_default: flack_default {
781 pinctrl_flbusy_default: flbusy_default {
786 pinctrl_flwp_default: flwp_default {
791 pinctrl_gpid_default: gpid_default {
796 pinctrl_gpid0_default: gpid0_default {
801 pinctrl_gpid2_default: gpid2_default {
806 pinctrl_gpid4_default: gpid4_default {
811 pinctrl_gpid6_default: gpid6_default {
816 pinctrl_gpie0_default: gpie0_default {
821 pinctrl_gpie2_default: gpie2_default {
826 pinctrl_gpie4_default: gpie4_default {
831 pinctrl_gpie6_default: gpie6_default {
836 pinctrl_i2c10_default: i2c10_default {
841 pinctrl_i2c11_default: i2c11_default {
846 pinctrl_i2c12_default: i2c12_default {
851 pinctrl_i2c13_default: i2c13_default {
856 pinctrl_i2c14_default: i2c14_default {
861 pinctrl_i2c3_default: i2c3_default {
866 pinctrl_i2c4_default: i2c4_default {
871 pinctrl_i2c5_default: i2c5_default {
876 pinctrl_i2c6_default: i2c6_default {
881 pinctrl_i2c7_default: i2c7_default {
886 pinctrl_i2c8_default: i2c8_default {
891 pinctrl_i2c9_default: i2c9_default {
896 pinctrl_lpcpd_default: lpcpd_default {
901 pinctrl_lpcpme_default: lpcpme_default {
906 pinctrl_lpcrst_default: lpcrst_default {
911 pinctrl_lpcsmi_default: lpcsmi_default {
916 pinctrl_mac1link_default: mac1link_default {
917 function = "MAC1LINK";
921 pinctrl_mac2link_default: mac2link_default {
922 function = "MAC2LINK";
926 pinctrl_mdio1_default: mdio1_default {
931 pinctrl_mdio2_default: mdio2_default {
936 pinctrl_ncts1_default: ncts1_default {
941 pinctrl_ncts2_default: ncts2_default {
946 pinctrl_ncts3_default: ncts3_default {
951 pinctrl_ncts4_default: ncts4_default {
956 pinctrl_ndcd1_default: ndcd1_default {
961 pinctrl_ndcd2_default: ndcd2_default {
966 pinctrl_ndcd3_default: ndcd3_default {
971 pinctrl_ndcd4_default: ndcd4_default {
976 pinctrl_ndsr1_default: ndsr1_default {
981 pinctrl_ndsr2_default: ndsr2_default {
986 pinctrl_ndsr3_default: ndsr3_default {
991 pinctrl_ndsr4_default: ndsr4_default {
996 pinctrl_ndtr1_default: ndtr1_default {
1001 pinctrl_ndtr2_default: ndtr2_default {
1006 pinctrl_ndtr3_default: ndtr3_default {
1011 pinctrl_ndtr4_default: ndtr4_default {
1016 pinctrl_ndts4_default: ndts4_default {
1021 pinctrl_nri1_default: nri1_default {
1026 pinctrl_nri2_default: nri2_default {
1031 pinctrl_nri3_default: nri3_default {
1036 pinctrl_nri4_default: nri4_default {
1041 pinctrl_nrts1_default: nrts1_default {
1046 pinctrl_nrts2_default: nrts2_default {
1051 pinctrl_nrts3_default: nrts3_default {
1056 pinctrl_oscclk_default: oscclk_default {
1057 function = "OSCCLK";
1061 pinctrl_pwm0_default: pwm0_default {
1066 pinctrl_pwm1_default: pwm1_default {
1071 pinctrl_pwm2_default: pwm2_default {
1076 pinctrl_pwm3_default: pwm3_default {
1081 pinctrl_pwm4_default: pwm4_default {
1086 pinctrl_pwm5_default: pwm5_default {
1091 pinctrl_pwm6_default: pwm6_default {
1096 pinctrl_pwm7_default: pwm7_default {
1101 pinctrl_rgmii1_default: rgmii1_default {
1102 function = "RGMII1";
1106 pinctrl_rgmii2_default: rgmii2_default {
1107 function = "RGMII2";
1111 pinctrl_rmii1_default: rmii1_default {
1116 pinctrl_rmii2_default: rmii2_default {
1121 pinctrl_rom16_default: rom16_default {
1126 pinctrl_rom8_default: rom8_default {
1131 pinctrl_romcs1_default: romcs1_default {
1132 function = "ROMCS1";
1136 pinctrl_romcs2_default: romcs2_default {
1137 function = "ROMCS2";
1141 pinctrl_romcs3_default: romcs3_default {
1142 function = "ROMCS3";
1146 pinctrl_romcs4_default: romcs4_default {
1147 function = "ROMCS4";
1151 pinctrl_rxd1_default: rxd1_default {
1156 pinctrl_rxd2_default: rxd2_default {
1161 pinctrl_rxd3_default: rxd3_default {
1166 pinctrl_rxd4_default: rxd4_default {
1171 pinctrl_salt1_default: salt1_default {
1176 pinctrl_salt2_default: salt2_default {
1181 pinctrl_salt3_default: salt3_default {
1186 pinctrl_salt4_default: salt4_default {
1191 pinctrl_sd1_default: sd1_default {
1196 pinctrl_sd2_default: sd2_default {
1201 pinctrl_sgpmck_default: sgpmck_default {
1202 function = "SGPMCK";
1206 pinctrl_sgpmi_default: sgpmi_default {
1211 pinctrl_sgpmld_default: sgpmld_default {
1212 function = "SGPMLD";
1216 pinctrl_sgpmo_default: sgpmo_default {
1221 pinctrl_sgpsck_default: sgpsck_default {
1222 function = "SGPSCK";
1226 pinctrl_sgpsi0_default: sgpsi0_default {
1227 function = "SGPSI0";
1231 pinctrl_sgpsi1_default: sgpsi1_default {
1232 function = "SGPSI1";
1236 pinctrl_sgpsld_default: sgpsld_default {
1237 function = "SGPSLD";
1241 pinctrl_sioonctrl_default: sioonctrl_default {
1242 function = "SIOONCTRL";
1243 groups = "SIOONCTRL";
1246 pinctrl_siopbi_default: siopbi_default {
1247 function = "SIOPBI";
1251 pinctrl_siopbo_default: siopbo_default {
1252 function = "SIOPBO";
1256 pinctrl_siopwreq_default: siopwreq_default {
1257 function = "SIOPWREQ";
1258 groups = "SIOPWREQ";
1261 pinctrl_siopwrgd_default: siopwrgd_default {
1262 function = "SIOPWRGD";
1263 groups = "SIOPWRGD";
1266 pinctrl_sios3_default: sios3_default {
1271 pinctrl_sios5_default: sios5_default {
1276 pinctrl_siosci_default: siosci_default {
1277 function = "SIOSCI";
1281 pinctrl_spi1_default: spi1_default {
1286 pinctrl_spi1debug_default: spi1debug_default {
1287 function = "SPI1DEBUG";
1288 groups = "SPI1DEBUG";
1291 pinctrl_spi1passthru_default: spi1passthru_default {
1292 function = "SPI1PASSTHRU";
1293 groups = "SPI1PASSTHRU";
1296 pinctrl_spics1_default: spics1_default {
1297 function = "SPICS1";
1301 pinctrl_timer3_default: timer3_default {
1302 function = "TIMER3";
1306 pinctrl_timer4_default: timer4_default {
1307 function = "TIMER4";
1311 pinctrl_timer5_default: timer5_default {
1312 function = "TIMER5";
1316 pinctrl_timer6_default: timer6_default {
1317 function = "TIMER6";
1321 pinctrl_timer7_default: timer7_default {
1322 function = "TIMER7";
1326 pinctrl_timer8_default: timer8_default {
1327 function = "TIMER8";
1331 pinctrl_txd1_default: txd1_default {
1336 pinctrl_txd2_default: txd2_default {
1341 pinctrl_txd3_default: txd3_default {
1346 pinctrl_txd4_default: txd4_default {
1351 pinctrl_uart6_default: uart6_default {
1356 pinctrl_usbcki_default: usbcki_default {
1357 function = "USBCKI";
1361 pinctrl_usb2h_default: usb2h_default {
1362 function = "USB2H1";
1366 pinctrl_usb2d_default: usb2d_default {
1367 function = "USB2D1";
1371 pinctrl_vgabios_rom_default: vgabios_rom_default {
1372 function = "VGABIOS_ROM";
1373 groups = "VGABIOS_ROM";
1376 pinctrl_vgahs_default: vgahs_default {
1381 pinctrl_vgavs_default: vgavs_default {
1386 pinctrl_vpi18_default: vpi18_default {
1391 pinctrl_vpi24_default: vpi24_default {
1396 pinctrl_vpi30_default: vpi30_default {
1401 pinctrl_vpo12_default: vpo12_default {
1406 pinctrl_vpo24_default: vpo24_default {
1411 pinctrl_wdtrst1_default: wdtrst1_default {
1412 function = "WDTRST1";
1416 pinctrl_wdtrst2_default: wdtrst2_default {
1417 function = "WDTRST2";