1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * at91rm9200.dtsi - Device Tree Include file for AT91RM9200 family SoC
5 * Copyright (C) 2011 Atmel,
6 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
7 * 2012 Joachim Eastwood <manabian@gmail.com>
9 * Based on at91sam9260.dtsi
12 #include <dt-bindings/pinctrl/at91.h>
13 #include <dt-bindings/interrupt-controller/irq.h>
14 #include <dt-bindings/gpio/gpio.h>
15 #include <dt-bindings/clock/at91.h>
20 model = "Atmel AT91RM9200 family SoC";
21 compatible = "atmel,at91rm9200";
22 interrupt-parent = <&aic>;
46 compatible = "arm,arm920t";
52 device_type = "memory";
53 reg = <0x20000000 0x04000000>;
57 slow_xtal: slow_xtal {
58 compatible = "fixed-clock";
60 clock-frequency = <0>;
63 main_xtal: main_xtal {
64 compatible = "fixed-clock";
66 clock-frequency = <0>;
71 compatible = "mmio-sram";
72 reg = <0x00200000 0x4000>;
76 compatible = "simple-bus";
82 compatible = "simple-bus";
87 aic: interrupt-controller@fffff000 {
88 #interrupt-cells = <3>;
89 compatible = "atmel,at91rm9200-aic";
91 reg = <0xfffff000 0x200>;
92 atmel,external-irqs = <25 26 27 28 29 30 31>;
95 ramc0: ramc@ffffff00 {
96 compatible = "atmel,at91rm9200-sdramc", "syscon";
97 reg = <0xffffff00 0x100>;
101 compatible = "atmel,at91rm9200-pmc", "syscon";
102 reg = <0xfffffc00 0x100>;
103 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
104 interrupt-controller;
105 #address-cells = <1>;
107 #interrupt-cells = <1>;
110 compatible = "atmel,at91rm9200-clk-main-osc";
112 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
113 clocks = <&main_xtal>;
117 compatible = "atmel,at91rm9200-clk-main";
119 clocks = <&main_osc>;
123 compatible = "atmel,at91rm9200-clk-pll";
125 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
128 atmel,clk-input-range = <1000000 32000000>;
129 #atmel,pll-clk-output-range-cells = <3>;
130 atmel,pll-clk-output-ranges = <80000000 160000000 0>,
131 <150000000 180000000 2>;
135 compatible = "atmel,at91rm9200-clk-pll";
137 interrupts-extended = <&pmc AT91_PMC_LOCKB>;
140 atmel,clk-input-range = <1000000 32000000>;
141 #atmel,pll-clk-output-range-cells = <3>;
142 atmel,pll-clk-output-ranges = <80000000 160000000 0>,
143 <150000000 180000000 2>;
147 compatible = "atmel,at91rm9200-clk-master";
149 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
150 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
151 atmel,clk-output-range = <0 80000000>;
152 atmel,clk-divisors = <1 2 3 4>;
156 compatible = "atmel,at91rm9200-clk-usb";
158 atmel,clk-divisors = <1 2 0 0>;
163 compatible = "atmel,at91rm9200-clk-programmable";
164 #address-cells = <1>;
166 interrupt-parent = <&pmc>;
167 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
172 interrupts = <AT91_PMC_PCKRDY(0)>;
178 interrupts = <AT91_PMC_PCKRDY(1)>;
184 interrupts = <AT91_PMC_PCKRDY(2)>;
190 interrupts = <AT91_PMC_PCKRDY(3)>;
195 compatible = "atmel,at91rm9200-clk-system";
196 #address-cells = <1>;
237 compatible = "atmel,at91rm9200-clk-peripheral";
238 #address-cells = <1>;
262 usart0_clk: usart0_clk {
267 usart1_clk: usart1_clk {
272 usart2_clk: usart2_clk {
277 usart3_clk: usart3_clk {
352 macb0_clk: macb0_clk {
360 compatible = "atmel,at91rm9200-st", "syscon", "simple-mfd";
361 reg = <0xfffffd00 0x100>;
362 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
363 clocks = <&slow_xtal>;
366 compatible = "atmel,at91rm9200-wdt";
371 compatible = "atmel,at91rm9200-rtc";
372 reg = <0xfffffe00 0x40>;
373 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
374 clocks = <&slow_xtal>;
378 tcb0: timer@fffa0000 {
379 compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon";
380 #address-cells = <1>;
382 reg = <0xfffa0000 0x100>;
383 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
384 18 IRQ_TYPE_LEVEL_HIGH 0
385 19 IRQ_TYPE_LEVEL_HIGH 0>;
386 clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>, <&slow_xtal>;
387 clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
390 tcb1: timer@fffa4000 {
391 compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon";
392 #address-cells = <1>;
394 reg = <0xfffa4000 0x100>;
395 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0
396 21 IRQ_TYPE_LEVEL_HIGH 0
397 22 IRQ_TYPE_LEVEL_HIGH 0>;
398 clocks = <&tc3_clk>, <&tc4_clk>, <&tc5_clk>, <&slow_xtal>;
399 clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
403 compatible = "atmel,at91rm9200-i2c";
404 reg = <0xfffb8000 0x4000>;
405 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
406 pinctrl-names = "default";
407 pinctrl-0 = <&pinctrl_twi>;
408 clocks = <&twi0_clk>;
409 #address-cells = <1>;
415 compatible = "atmel,hsmci";
416 reg = <0xfffb4000 0x4000>;
417 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
418 clocks = <&mci0_clk>;
419 clock-names = "mci_clk";
420 #address-cells = <1>;
422 pinctrl-names = "default";
427 compatible = "atmel,at91rm9200-ssc";
428 reg = <0xfffd0000 0x4000>;
429 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
430 pinctrl-names = "default";
431 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
432 clocks = <&ssc0_clk>;
433 clock-names = "pclk";
438 compatible = "atmel,at91rm9200-ssc";
439 reg = <0xfffd4000 0x4000>;
440 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
441 pinctrl-names = "default";
442 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
443 clocks = <&ssc1_clk>;
444 clock-names = "pclk";
449 compatible = "atmel,at91rm9200-ssc";
450 reg = <0xfffd8000 0x4000>;
451 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
452 pinctrl-names = "default";
453 pinctrl-0 = <&pinctrl_ssc2_tx &pinctrl_ssc2_rx>;
454 clocks = <&ssc2_clk>;
455 clock-names = "pclk";
459 macb0: ethernet@fffbc000 {
460 compatible = "cdns,at91rm9200-emac", "cdns,emac";
461 reg = <0xfffbc000 0x4000>;
462 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
464 pinctrl-names = "default";
465 pinctrl-0 = <&pinctrl_macb_rmii>;
466 clocks = <&macb0_clk>;
467 clock-names = "ether_clk";
472 #address-cells = <1>;
474 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
475 ranges = <0xfffff400 0xfffff400 0x800>;
479 0xffffffff 0xffffffff /* pioA */
480 0xffffffff 0x083fffff /* pioB */
481 0xffff3fff 0x00000000 /* pioC */
482 0x03ff87ff 0x0fffff80 /* pioD */
485 /* shared pinctrl settings */
487 pinctrl_dbgu: dbgu-0 {
489 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
490 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
495 pinctrl_uart0: uart0-0 {
497 <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE
498 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
501 pinctrl_uart0_cts: uart0_cts-0 {
503 <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A */
506 pinctrl_uart0_rts: uart0_rts-0 {
508 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
513 pinctrl_uart1: uart1-0 {
515 <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE
516 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
519 pinctrl_uart1_rts: uart1_rts-0 {
521 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB24 periph A */
524 pinctrl_uart1_cts: uart1_cts-0 {
526 <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
529 pinctrl_uart1_dtr_dsr: uart1_dtr_dsr-0 {
531 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
532 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
535 pinctrl_uart1_dcd: uart1_dcd-0 {
537 <AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
540 pinctrl_uart1_ri: uart1_ri-0 {
542 <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
547 pinctrl_uart2: uart2-0 {
549 <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
550 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
553 pinctrl_uart2_rts: uart2_rts-0 {
555 <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
558 pinctrl_uart2_cts: uart2_cts-0 {
560 <AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA31 periph B */
565 pinctrl_uart3: uart3-0 {
567 <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE
568 AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>;
571 pinctrl_uart3_rts: uart3_rts-0 {
573 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
576 pinctrl_uart3_cts: uart3_cts-0 {
578 <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
583 pinctrl_nand: nand-0 {
585 <AT91_PIOC 2 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC2 gpio RDY pin pull_up */
586 AT91_PIOB 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PB1 gpio CD pin pull_up */
591 pinctrl_macb_rmii: macb_rmii-0 {
593 <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A */
594 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A */
595 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
596 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
597 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
598 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
599 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
600 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
601 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
602 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA16 periph A */
605 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
607 <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB12 periph B */
608 AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB13 periph B */
609 AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B */
610 AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB15 periph B */
611 AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB16 periph B */
612 AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB17 periph B */
613 AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB18 periph B */
614 AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB19 periph B */
619 pinctrl_mmc0_clk: mmc0_clk-0 {
621 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
624 pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
626 <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
627 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA29 periph A with pullup */
630 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
632 <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB3 periph B with pullup */
633 AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB4 periph B with pullup */
634 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PB5 periph B with pullup */
637 pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
639 <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA8 periph B with pullup */
640 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA9 periph B with pullup */
643 pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
645 <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA10 periph B with pullup */
646 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
647 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA12 periph B with pullup */
652 pinctrl_ssc0_tx: ssc0_tx-0 {
654 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
655 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
656 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A */
659 pinctrl_ssc0_rx: ssc0_rx-0 {
661 <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
662 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
663 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
668 pinctrl_ssc1_tx: ssc1_tx-0 {
670 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
671 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
672 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
675 pinctrl_ssc1_rx: ssc1_rx-0 {
677 <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
678 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
679 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
684 pinctrl_ssc2_tx: ssc2_tx-0 {
686 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
687 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
688 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A */
691 pinctrl_ssc2_rx: ssc2_rx-0 {
693 <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
694 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
695 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
702 <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE /* PA25 periph A with multi drive */
703 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE>; /* PA26 periph A with multi drive */
706 pinctrl_twi_gpio: twi_gpio-0 {
708 <AT91_PIOA 25 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA25 GPIO with multi drive */
709 AT91_PIOA 26 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA26 GPIO with multi drive */
714 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
715 atmel,pins = <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;
718 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
719 atmel,pins = <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
722 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
723 atmel,pins = <AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE>;
726 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
727 atmel,pins = <AT91_PIOA 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
730 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
731 atmel,pins = <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
734 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
735 atmel,pins = <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;
738 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
739 atmel,pins = <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
742 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
743 atmel,pins = <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;
746 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
747 atmel,pins = <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
752 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
753 atmel,pins = <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;
756 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
757 atmel,pins = <AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
760 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
761 atmel,pins = <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;
764 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
765 atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
768 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
769 atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
772 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
773 atmel,pins = <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
776 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
777 atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
780 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
781 atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
784 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
785 atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
790 pinctrl_spi0: spi0-0 {
792 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A SPI0_MISO pin */
793 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A SPI0_MOSI pin */
794 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A SPI0_SPCK pin */
798 pioA: gpio@fffff400 {
799 compatible = "atmel,at91rm9200-gpio";
800 reg = <0xfffff400 0x200>;
801 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
804 interrupt-controller;
805 #interrupt-cells = <2>;
806 clocks = <&pioA_clk>;
809 pioB: gpio@fffff600 {
810 compatible = "atmel,at91rm9200-gpio";
811 reg = <0xfffff600 0x200>;
812 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
815 interrupt-controller;
816 #interrupt-cells = <2>;
817 clocks = <&pioB_clk>;
820 pioC: gpio@fffff800 {
821 compatible = "atmel,at91rm9200-gpio";
822 reg = <0xfffff800 0x200>;
823 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
826 interrupt-controller;
827 #interrupt-cells = <2>;
828 clocks = <&pioC_clk>;
831 pioD: gpio@fffffa00 {
832 compatible = "atmel,at91rm9200-gpio";
833 reg = <0xfffffa00 0x200>;
834 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
837 interrupt-controller;
838 #interrupt-cells = <2>;
839 clocks = <&pioD_clk>;
843 dbgu: serial@fffff200 {
844 compatible = "atmel,at91rm9200-dbgu", "atmel,at91rm9200-usart";
845 reg = <0xfffff200 0x200>;
846 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
847 pinctrl-names = "default";
848 pinctrl-0 = <&pinctrl_dbgu>;
850 clock-names = "usart";
854 usart0: serial@fffc0000 {
855 compatible = "atmel,at91rm9200-usart";
856 reg = <0xfffc0000 0x200>;
857 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
860 pinctrl-names = "default";
861 pinctrl-0 = <&pinctrl_uart0>;
862 clocks = <&usart0_clk>;
863 clock-names = "usart";
867 usart1: serial@fffc4000 {
868 compatible = "atmel,at91rm9200-usart";
869 reg = <0xfffc4000 0x200>;
870 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
873 pinctrl-names = "default";
874 pinctrl-0 = <&pinctrl_uart1>;
875 clocks = <&usart1_clk>;
876 clock-names = "usart";
880 usart2: serial@fffc8000 {
881 compatible = "atmel,at91rm9200-usart";
882 reg = <0xfffc8000 0x200>;
883 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
886 pinctrl-names = "default";
887 pinctrl-0 = <&pinctrl_uart2>;
888 clocks = <&usart2_clk>;
889 clock-names = "usart";
893 usart3: serial@fffcc000 {
894 compatible = "atmel,at91rm9200-usart";
895 reg = <0xfffcc000 0x200>;
896 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
899 pinctrl-names = "default";
900 pinctrl-0 = <&pinctrl_uart3>;
901 clocks = <&usart3_clk>;
902 clock-names = "usart";
906 usb1: gadget@fffb0000 {
907 compatible = "atmel,at91rm9200-udc";
908 reg = <0xfffb0000 0x4000>;
909 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 2>;
910 clocks = <&udc_clk>, <&udpck>;
911 clock-names = "pclk", "hclk";
916 #address-cells = <1>;
918 compatible = "atmel,at91rm9200-spi";
919 reg = <0xfffe0000 0x200>;
920 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
921 pinctrl-names = "default";
922 pinctrl-0 = <&pinctrl_spi0>;
923 clocks = <&spi0_clk>;
924 clock-names = "spi_clk";
929 nand0: nand@40000000 {
930 compatible = "atmel,at91rm9200-nand";
931 #address-cells = <1>;
933 reg = <0x40000000 0x10000000>;
934 atmel,nand-addr-offset = <21>;
935 atmel,nand-cmd-offset = <22>;
936 pinctrl-names = "default";
937 pinctrl-0 = <&pinctrl_nand>;
938 nand-ecc-mode = "soft";
939 gpios = <&pioC 2 GPIO_ACTIVE_HIGH
941 &pioB 1 GPIO_ACTIVE_HIGH
947 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
948 reg = <0x00300000 0x100000>;
949 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
950 clocks = <&ohci_clk>, <&ohci_clk>, <&uhpck>;
951 clock-names = "ohci_clk", "hclk", "uhpck";
957 compatible = "i2c-gpio";
958 gpios = <&pioA 25 GPIO_ACTIVE_HIGH /* sda */
959 &pioA 26 GPIO_ACTIVE_HIGH /* scl */
961 i2c-gpio,sda-open-drain;
962 i2c-gpio,scl-open-drain;
963 i2c-gpio,delay-us = <2>; /* ~100 kHz */
964 pinctrl-names = "default";
965 pinctrl-0 = <&pinctrl_twi_gpio>;
966 #address-cells = <1>;