1 // SPDX-License-Identifier: GPL-2.0
3 * Samsung's Exynos4412 SoC device tree source
5 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
6 * http://www.samsung.com
8 * Samsung's Exynos4412 SoC device nodes are listed in this file. Exynos4412
9 * based board files can include this file and provide values for board specfic
12 * Note: This file does not include device nodes for all the controllers in
13 * Exynos4412 SoC. As device tree coverage for Exynos4412 increases, additional
14 * nodes can be added to this file.
17 #include "exynos4.dtsi"
19 #include "exynos4-cpu-thermal.dtsi"
22 compatible = "samsung,exynos4412", "samsung,exynos4";
25 pinctrl0 = &pinctrl_0;
26 pinctrl1 = &pinctrl_1;
27 pinctrl2 = &pinctrl_2;
28 pinctrl3 = &pinctrl_3;
29 fimc-lite0 = &fimc_lite_0;
30 fimc-lite1 = &fimc_lite_1;
40 compatible = "arm,cortex-a9";
42 clocks = <&clock CLK_ARM_CLK>;
44 operating-points-v2 = <&cpu0_opp_table>;
45 #cooling-cells = <2>; /* min followed by max */
50 compatible = "arm,cortex-a9";
52 clocks = <&clock CLK_ARM_CLK>;
54 operating-points-v2 = <&cpu0_opp_table>;
55 #cooling-cells = <2>; /* min followed by max */
60 compatible = "arm,cortex-a9";
62 clocks = <&clock CLK_ARM_CLK>;
64 operating-points-v2 = <&cpu0_opp_table>;
65 #cooling-cells = <2>; /* min followed by max */
70 compatible = "arm,cortex-a9";
72 clocks = <&clock CLK_ARM_CLK>;
74 operating-points-v2 = <&cpu0_opp_table>;
75 #cooling-cells = <2>; /* min followed by max */
79 cpu0_opp_table: opp_table0 {
80 compatible = "operating-points-v2";
84 opp-hz = /bits/ 64 <200000000>;
85 opp-microvolt = <900000>;
86 clock-latency-ns = <200000>;
89 opp-hz = /bits/ 64 <300000000>;
90 opp-microvolt = <900000>;
91 clock-latency-ns = <200000>;
94 opp-hz = /bits/ 64 <400000000>;
95 opp-microvolt = <925000>;
96 clock-latency-ns = <200000>;
99 opp-hz = /bits/ 64 <500000000>;
100 opp-microvolt = <950000>;
101 clock-latency-ns = <200000>;
104 opp-hz = /bits/ 64 <600000000>;
105 opp-microvolt = <975000>;
106 clock-latency-ns = <200000>;
109 opp-hz = /bits/ 64 <700000000>;
110 opp-microvolt = <987500>;
111 clock-latency-ns = <200000>;
114 opp-hz = /bits/ 64 <800000000>;
115 opp-microvolt = <1000000>;
116 clock-latency-ns = <200000>;
120 opp-hz = /bits/ 64 <900000000>;
121 opp-microvolt = <1037500>;
122 clock-latency-ns = <200000>;
125 opp-hz = /bits/ 64 <1000000000>;
126 opp-microvolt = <1087500>;
127 clock-latency-ns = <200000>;
130 opp-hz = /bits/ 64 <1100000000>;
131 opp-microvolt = <1137500>;
132 clock-latency-ns = <200000>;
135 opp-hz = /bits/ 64 <1200000000>;
136 opp-microvolt = <1187500>;
137 clock-latency-ns = <200000>;
140 opp-hz = /bits/ 64 <1300000000>;
141 opp-microvolt = <1250000>;
142 clock-latency-ns = <200000>;
145 opp-hz = /bits/ 64 <1400000000>;
146 opp-microvolt = <1287500>;
147 clock-latency-ns = <200000>;
149 cpu0_opp_1500: opp-1500000000 {
150 opp-hz = /bits/ 64 <1500000000>;
151 opp-microvolt = <1350000>;
152 clock-latency-ns = <200000>;
160 pinctrl_0: pinctrl@11400000 {
161 compatible = "samsung,exynos4x12-pinctrl";
162 reg = <0x11400000 0x1000>;
163 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
166 pinctrl_1: pinctrl@11000000 {
167 compatible = "samsung,exynos4x12-pinctrl";
168 reg = <0x11000000 0x1000>;
169 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
171 wakup_eint: wakeup-interrupt-controller {
172 compatible = "samsung,exynos4210-wakeup-eint";
173 interrupt-parent = <&gic>;
174 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
178 pinctrl_2: pinctrl@3860000 {
179 compatible = "samsung,exynos4x12-pinctrl";
180 reg = <0x03860000 0x1000>;
181 interrupt-parent = <&combiner>;
185 pinctrl_3: pinctrl@106e0000 {
186 compatible = "samsung,exynos4x12-pinctrl";
187 reg = <0x106E0000 0x1000>;
188 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
192 compatible = "mmio-sram";
193 reg = <0x02020000 0x40000>;
194 #address-cells = <1>;
196 ranges = <0 0x02020000 0x40000>;
199 compatible = "samsung,exynos4210-sysram";
204 compatible = "samsung,exynos4210-sysram-ns";
205 reg = <0x2f000 0x1000>;
209 pd_isp: power-domain@10023ca0 {
210 compatible = "samsung,exynos4210-pd";
211 reg = <0x10023CA0 0x20>;
212 #power-domain-cells = <0>;
216 l2c: l2-cache-controller@10502000 {
217 compatible = "arm,pl310-cache";
218 reg = <0x10502000 0x1000>;
221 arm,tag-latency = <2 2 1>;
222 arm,data-latency = <3 2 1>;
223 arm,double-linefill = <1>;
224 arm,double-linefill-incr = <0>;
225 arm,double-linefill-wrap = <1>;
226 arm,prefetch-drop = <1>;
227 arm,prefetch-offset = <7>;
230 clock: clock-controller@10030000 {
231 compatible = "samsung,exynos4412-clock";
232 reg = <0x10030000 0x18000>;
236 isp_clock: clock-controller@10048000 {
237 compatible = "samsung,exynos4412-isp-clock";
238 reg = <0x10048000 0x1000>;
240 power-domains = <&pd_isp>;
241 clocks = <&clock CLK_ACLK200>,
242 <&clock CLK_ACLK400_MCUISP>;
243 clock-names = "aclk200", "aclk400_mcuisp";
247 compatible = "samsung,exynos4412-mct";
248 reg = <0x10050000 0x800>;
249 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
250 clock-names = "fin_pll", "mct";
251 interrupts-extended = <&gic GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
255 <&gic GIC_PPI 12 IRQ_TYPE_LEVEL_HIGH>;
258 watchdog: watchdog@10060000 {
259 compatible = "samsung,exynos5250-wdt";
260 reg = <0x10060000 0x100>;
261 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
262 clocks = <&clock CLK_WDT>;
263 clock-names = "watchdog";
264 samsung,syscon-phandle = <&pmu_system_controller>;
268 compatible = "samsung,exynos4212-adc";
269 reg = <0x126C0000 0x100>;
270 interrupt-parent = <&combiner>;
272 clocks = <&clock CLK_TSADC>;
274 #io-channel-cells = <1>;
276 samsung,syscon-phandle = <&pmu_system_controller>;
281 compatible = "samsung,exynos4212-g2d";
282 reg = <0x10800000 0x1000>;
283 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
284 clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
285 clock-names = "sclk_fimg2d", "fimg2d";
286 iommus = <&sysmmu_g2d>;
289 mshc_0: mmc@12550000 {
290 compatible = "samsung,exynos4412-dw-mshc";
291 reg = <0x12550000 0x1000>;
292 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
293 #address-cells = <1>;
296 clocks = <&clock CLK_SDMMC4>, <&clock CLK_SCLK_MMC4>;
297 clock-names = "biu", "ciu";
301 sysmmu_g2d: sysmmu@10a40000 {
302 compatible = "samsung,exynos-sysmmu";
303 reg = <0x10A40000 0x1000>;
304 interrupt-parent = <&combiner>;
306 clock-names = "sysmmu", "master";
307 clocks = <&clock CLK_SMMU_G2D>, <&clock CLK_G2D>;
311 sysmmu_fimc_isp: sysmmu@12260000 {
312 compatible = "samsung,exynos-sysmmu";
313 reg = <0x12260000 0x1000>;
314 interrupt-parent = <&combiner>;
316 power-domains = <&pd_isp>;
317 clock-names = "sysmmu";
318 clocks = <&isp_clock CLK_ISP_SMMU_ISP>;
322 sysmmu_fimc_drc: sysmmu@12270000 {
323 compatible = "samsung,exynos-sysmmu";
324 reg = <0x12270000 0x1000>;
325 interrupt-parent = <&combiner>;
327 power-domains = <&pd_isp>;
328 clock-names = "sysmmu";
329 clocks = <&isp_clock CLK_ISP_SMMU_DRC>;
333 sysmmu_fimc_fd: sysmmu@122a0000 {
334 compatible = "samsung,exynos-sysmmu";
335 reg = <0x122A0000 0x1000>;
336 interrupt-parent = <&combiner>;
338 power-domains = <&pd_isp>;
339 clock-names = "sysmmu";
340 clocks = <&isp_clock CLK_ISP_SMMU_FD>;
344 sysmmu_fimc_mcuctl: sysmmu@122b0000 {
345 compatible = "samsung,exynos-sysmmu";
346 reg = <0x122B0000 0x1000>;
347 interrupt-parent = <&combiner>;
349 power-domains = <&pd_isp>;
350 clock-names = "sysmmu";
351 clocks = <&isp_clock CLK_ISP_SMMU_ISPCX>;
355 sysmmu_fimc_lite0: sysmmu@123b0000 {
356 compatible = "samsung,exynos-sysmmu";
357 reg = <0x123B0000 0x1000>;
358 interrupt-parent = <&combiner>;
360 power-domains = <&pd_isp>;
361 clock-names = "sysmmu", "master";
362 clocks = <&isp_clock CLK_ISP_SMMU_LITE0>,
363 <&isp_clock CLK_ISP_FIMC_LITE0>;
367 sysmmu_fimc_lite1: sysmmu@123c0000 {
368 compatible = "samsung,exynos-sysmmu";
369 reg = <0x123C0000 0x1000>;
370 interrupt-parent = <&combiner>;
372 power-domains = <&pd_isp>;
373 clock-names = "sysmmu", "master";
374 clocks = <&isp_clock CLK_ISP_SMMU_LITE1>,
375 <&isp_clock CLK_ISP_FIMC_LITE1>;
380 compatible = "samsung,exynos-bus";
381 clocks = <&clock CLK_DIV_DMC>;
383 operating-points-v2 = <&bus_dmc_opp_table>;
388 compatible = "samsung,exynos-bus";
389 clocks = <&clock CLK_DIV_ACP>;
391 operating-points-v2 = <&bus_acp_opp_table>;
396 compatible = "samsung,exynos-bus";
397 clocks = <&clock CLK_DIV_C2C>;
399 operating-points-v2 = <&bus_dmc_opp_table>;
403 bus_dmc_opp_table: opp_table1 {
404 compatible = "operating-points-v2";
408 opp-hz = /bits/ 64 <100000000>;
409 opp-microvolt = <900000>;
412 opp-hz = /bits/ 64 <134000000>;
413 opp-microvolt = <900000>;
416 opp-hz = /bits/ 64 <160000000>;
417 opp-microvolt = <900000>;
420 opp-hz = /bits/ 64 <267000000>;
421 opp-microvolt = <950000>;
424 opp-hz = /bits/ 64 <400000000>;
425 opp-microvolt = <1050000>;
430 bus_acp_opp_table: opp_table2 {
431 compatible = "operating-points-v2";
435 opp-hz = /bits/ 64 <100000000>;
438 opp-hz = /bits/ 64 <134000000>;
441 opp-hz = /bits/ 64 <160000000>;
444 opp-hz = /bits/ 64 <267000000>;
448 bus_leftbus: bus_leftbus {
449 compatible = "samsung,exynos-bus";
450 clocks = <&clock CLK_DIV_GDL>;
452 operating-points-v2 = <&bus_leftbus_opp_table>;
456 bus_rightbus: bus_rightbus {
457 compatible = "samsung,exynos-bus";
458 clocks = <&clock CLK_DIV_GDR>;
460 operating-points-v2 = <&bus_leftbus_opp_table>;
464 bus_display: bus_display {
465 compatible = "samsung,exynos-bus";
466 clocks = <&clock CLK_ACLK160>;
468 operating-points-v2 = <&bus_display_opp_table>;
473 compatible = "samsung,exynos-bus";
474 clocks = <&clock CLK_ACLK133>;
476 operating-points-v2 = <&bus_fsys_opp_table>;
481 compatible = "samsung,exynos-bus";
482 clocks = <&clock CLK_ACLK100>;
484 operating-points-v2 = <&bus_peri_opp_table>;
489 compatible = "samsung,exynos-bus";
490 clocks = <&clock CLK_SCLK_MFC>;
492 operating-points-v2 = <&bus_leftbus_opp_table>;
496 bus_leftbus_opp_table: opp_table3 {
497 compatible = "operating-points-v2";
501 opp-hz = /bits/ 64 <100000000>;
502 opp-microvolt = <900000>;
505 opp-hz = /bits/ 64 <134000000>;
506 opp-microvolt = <925000>;
509 opp-hz = /bits/ 64 <160000000>;
510 opp-microvolt = <950000>;
513 opp-hz = /bits/ 64 <200000000>;
514 opp-microvolt = <1000000>;
519 bus_display_opp_table: opp_table4 {
520 compatible = "operating-points-v2";
524 opp-hz = /bits/ 64 <160000000>;
527 opp-hz = /bits/ 64 <200000000>;
531 bus_fsys_opp_table: opp_table5 {
532 compatible = "operating-points-v2";
536 opp-hz = /bits/ 64 <100000000>;
539 opp-hz = /bits/ 64 <134000000>;
543 bus_peri_opp_table: opp_table6 {
544 compatible = "operating-points-v2";
548 opp-hz = /bits/ 64 <50000000>;
551 opp-hz = /bits/ 64 <100000000>;
558 samsung,combiner-nr = <20>;
559 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
560 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
561 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
562 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
563 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
564 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
565 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
566 <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
567 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
568 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
569 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
570 <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
571 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
572 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
573 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
574 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
575 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
576 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
577 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
578 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
582 clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
583 <&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
584 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
586 /* fimc_[0-3] are configured outside, under phandles */
587 fimc_lite_0: fimc-lite@12390000 {
588 compatible = "samsung,exynos4212-fimc-lite";
589 reg = <0x12390000 0x1000>;
590 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
591 power-domains = <&pd_isp>;
592 clocks = <&isp_clock CLK_ISP_FIMC_LITE0>;
593 clock-names = "flite";
594 iommus = <&sysmmu_fimc_lite0>;
598 fimc_lite_1: fimc-lite@123a0000 {
599 compatible = "samsung,exynos4212-fimc-lite";
600 reg = <0x123A0000 0x1000>;
601 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
602 power-domains = <&pd_isp>;
603 clocks = <&isp_clock CLK_ISP_FIMC_LITE1>;
604 clock-names = "flite";
605 iommus = <&sysmmu_fimc_lite1>;
609 fimc_is: fimc-is@12000000 {
610 compatible = "samsung,exynos4212-fimc-is";
611 reg = <0x12000000 0x260000>;
612 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
613 <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
614 power-domains = <&pd_isp>;
615 clocks = <&isp_clock CLK_ISP_FIMC_LITE0>,
616 <&isp_clock CLK_ISP_FIMC_LITE1>,
617 <&isp_clock CLK_ISP_PPMUISPX>,
618 <&isp_clock CLK_ISP_PPMUISPMX>,
619 <&isp_clock CLK_ISP_FIMC_ISP>,
620 <&isp_clock CLK_ISP_FIMC_DRC>,
621 <&isp_clock CLK_ISP_FIMC_FD>,
622 <&isp_clock CLK_ISP_MCUISP>,
623 <&isp_clock CLK_ISP_GICISP>,
624 <&isp_clock CLK_ISP_MCUCTL_ISP>,
625 <&isp_clock CLK_ISP_PWM_ISP>,
626 <&isp_clock CLK_ISP_DIV_ISP0>,
627 <&isp_clock CLK_ISP_DIV_ISP1>,
628 <&isp_clock CLK_ISP_DIV_MCUISP0>,
629 <&isp_clock CLK_ISP_DIV_MCUISP1>,
630 <&clock CLK_MOUT_MPLL_USER_T>,
631 <&clock CLK_ACLK200>,
632 <&clock CLK_ACLK400_MCUISP>,
633 <&clock CLK_DIV_ACLK200>,
634 <&clock CLK_DIV_ACLK400_MCUISP>,
635 <&clock CLK_UART_ISP_SCLK>;
636 clock-names = "lite0", "lite1", "ppmuispx",
638 "drc", "fd", "mcuisp",
639 "gicisp", "mcuctl_isp", "pwm_isp",
640 "ispdiv0", "ispdiv1", "mcuispdiv0",
641 "mcuispdiv1", "mpll", "aclk200",
642 "aclk400mcuisp", "div_aclk200",
643 "div_aclk400mcuisp", "uart";
644 iommus = <&sysmmu_fimc_isp>, <&sysmmu_fimc_drc>,
645 <&sysmmu_fimc_fd>, <&sysmmu_fimc_mcuctl>;
646 iommu-names = "isp", "drc", "fd", "mcuctl";
647 #address-cells = <1>;
653 reg = <0x10020000 0x3000>;
656 i2c1_isp: i2c-isp@12140000 {
657 compatible = "samsung,exynos4212-i2c-isp";
658 reg = <0x12140000 0x100>;
659 clocks = <&isp_clock CLK_ISP_I2C1_ISP>;
660 clock-names = "i2c_isp";
661 #address-cells = <1>;
668 compatible = "samsung,exynos4x12-usb2-phy";
669 samsung,sysreg-phandle = <&sys_reg>;
673 compatible = "samsung,exynos4212-fimc";
674 samsung,pix-limits = <4224 8192 1920 4224>;
675 samsung,mainscaler-ext;
681 compatible = "samsung,exynos4212-fimc";
682 samsung,pix-limits = <4224 8192 1920 4224>;
683 samsung,mainscaler-ext;
689 compatible = "samsung,exynos4212-fimc";
690 samsung,pix-limits = <4224 8192 1920 4224>;
691 samsung,mainscaler-ext;
698 compatible = "samsung,exynos4212-fimc";
699 samsung,pix-limits = <1920 8192 1366 1920>;
700 samsung,rotators = <0>;
701 samsung,mainscaler-ext;
707 cpu-offset = <0x4000>;
711 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
712 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
713 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
714 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
715 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
716 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
717 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
718 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
719 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
720 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
721 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
722 interrupt-names = "gp",
733 operating-points-v2 = <&gpu_opp_table>;
735 gpu_opp_table: opp_table {
736 compatible = "operating-points-v2";
739 opp-hz = /bits/ 64 <160000000>;
740 opp-microvolt = <875000>;
743 opp-hz = /bits/ 64 <267000000>;
744 opp-microvolt = <900000>;
747 opp-hz = /bits/ 64 <350000000>;
748 opp-microvolt = <950000>;
751 opp-hz = /bits/ 64 <440000000>;
752 opp-microvolt = <1025000>;
758 compatible = "samsung,exynos4212-hdmi";
762 compatible = "samsung,exynos4212-jpeg";
766 compatible = "samsung,exynos4212-rotator";
770 compatible = "samsung,exynos4212-mixer";
771 clock-names = "mixer", "hdmi", "sclk_hdmi", "vp";
772 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
773 <&clock CLK_SCLK_HDMI>, <&clock CLK_VP>;
777 interrupts = <2 2>, <3 2>, <18 2>, <19 2>;
778 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
782 &pmu_system_controller {
783 compatible = "samsung,exynos4412-pmu", "syscon";
784 clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
785 "clkout4", "clkout8", "clkout9";
786 clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
787 <&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
788 <&clock CLK_OUT_CPU>, <&clock CLK_XXTI>, <&clock CLK_XUSBXTI>;
793 compatible = "samsung,exynos4412-tmu";
794 interrupt-parent = <&combiner>;
796 reg = <0x100C0000 0x100>;
797 clocks = <&clock 383>;
798 clock-names = "tmu_apbif";
802 #include "exynos4412-pinctrl.dtsi"