treewide: remove redundant IS_ERR() before error code check
[linux/fpc-iii.git] / arch / arm64 / boot / dts / allwinner / sun50i-h5.dtsi
blobe92c4de5bf3b458cd6f70dc95a722042b9076c4b
1 /*
2  * Copyright (C) 2016 ARM Ltd.
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPL or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This file is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License as
11  *     published by the Free Software Foundation; either version 2 of the
12  *     License, or (at your option) any later version.
13  *
14  *     This file is distributed in the hope that it will be useful,
15  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *     GNU General Public License for more details.
18  *
19  * Or, alternatively,
20  *
21  *  b) Permission is hereby granted, free of charge, to any person
22  *     obtaining a copy of this software and associated documentation
23  *     files (the "Software"), to deal in the Software without
24  *     restriction, including without limitation the rights to use,
25  *     copy, modify, merge, publish, distribute, sublicense, and/or
26  *     sell copies of the Software, and to permit persons to whom the
27  *     Software is furnished to do so, subject to the following
28  *     conditions:
29  *
30  *     The above copyright notice and this permission notice shall be
31  *     included in all copies or substantial portions of the Software.
32  *
33  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40  *     OTHER DEALINGS IN THE SOFTWARE.
41  */
43 #include <arm/sunxi-h3-h5.dtsi>
45 / {
46         cpus {
47                 #address-cells = <1>;
48                 #size-cells = <0>;
50                 cpu0: cpu@0 {
51                         compatible = "arm,cortex-a53";
52                         device_type = "cpu";
53                         reg = <0>;
54                         enable-method = "psci";
55                 };
57                 cpu@1 {
58                         compatible = "arm,cortex-a53";
59                         device_type = "cpu";
60                         reg = <1>;
61                         enable-method = "psci";
62                 };
64                 cpu@2 {
65                         compatible = "arm,cortex-a53";
66                         device_type = "cpu";
67                         reg = <2>;
68                         enable-method = "psci";
69                 };
71                 cpu@3 {
72                         compatible = "arm,cortex-a53";
73                         device_type = "cpu";
74                         reg = <3>;
75                         enable-method = "psci";
76                 };
77         };
79         psci {
80                 compatible = "arm,psci-0.2";
81                 method = "smc";
82         };
84         timer {
85                 compatible = "arm,armv8-timer";
86                 interrupts = <GIC_PPI 13
87                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
88                              <GIC_PPI 14
89                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
90                              <GIC_PPI 11
91                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
92                              <GIC_PPI 10
93                                 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
94         };
96         soc {
97                 syscon: system-control@1c00000 {
98                         compatible = "allwinner,sun50i-h5-system-control";
99                         reg = <0x01c00000 0x1000>;
100                         #address-cells = <1>;
101                         #size-cells = <1>;
102                         ranges;
104                         sram_c1: sram@18000 {
105                                 compatible = "mmio-sram";
106                                 reg = <0x00018000 0x1c000>;
107                                 #address-cells = <1>;
108                                 #size-cells = <1>;
109                                 ranges = <0 0x00018000 0x1c000>;
111                                 ve_sram: sram-section@0 {
112                                         compatible = "allwinner,sun50i-h5-sram-c1",
113                                                      "allwinner,sun4i-a10-sram-c1";
114                                         reg = <0x000000 0x1c000>;
115                                 };
116                         };
117                 };
119                 video-codec@1c0e000 {
120                         compatible = "allwinner,sun50i-h5-video-engine";
121                         reg = <0x01c0e000 0x1000>;
122                         clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
123                                  <&ccu CLK_DRAM_VE>;
124                         clock-names = "ahb", "mod", "ram";
125                         resets = <&ccu RST_BUS_VE>;
126                         interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
127                         allwinner,sram = <&ve_sram 1>;
128                 };
130                 crypto: crypto@1c15000 {
131                         compatible = "allwinner,sun50i-h5-crypto";
132                         reg = <0x01c15000 0x1000>;
133                         interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
134                         clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>;
135                         clock-names = "bus", "mod";
136                         resets = <&ccu RST_BUS_CE>;
137                 };
139                 mali: gpu@1e80000 {
140                         compatible = "allwinner,sun50i-h5-mali", "arm,mali-450";
141                         reg = <0x01e80000 0x30000>;
142                         /*
143                          * While the datasheet lists an interrupt for the
144                          * PMU, the actual silicon does not have the PMU
145                          * block. Reads all return zero, and writes are
146                          * ignored.
147                          */
148                         interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
149                                      <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
150                                      <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
151                                      <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
152                                      <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
153                                      <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
154                                      <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
155                                      <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
156                                      <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
157                                      <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
158                                      <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
159                                      <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
160                         interrupt-names = "gp",
161                                           "gpmmu",
162                                           "pp",
163                                           "pp0",
164                                           "ppmmu0",
165                                           "pp1",
166                                           "ppmmu1",
167                                           "pp2",
168                                           "ppmmu2",
169                                           "pp3",
170                                           "ppmmu3",
171                                           "pmu";
172                         clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
173                         clock-names = "bus", "core";
174                         resets = <&ccu RST_BUS_GPU>;
176                         assigned-clocks = <&ccu CLK_GPU>;
177                         assigned-clock-rates = <384000000>;
178                 };
179         };
182 &ccu {
183         compatible = "allwinner,sun50i-h5-ccu";
186 &display_clocks {
187         compatible = "allwinner,sun50i-h5-de2-clk";
190 &mmc0 {
191         compatible = "allwinner,sun50i-h5-mmc",
192                      "allwinner,sun50i-a64-mmc";
193         clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
194         clock-names = "ahb", "mmc";
197 &mmc1 {
198         compatible = "allwinner,sun50i-h5-mmc",
199                      "allwinner,sun50i-a64-mmc";
200         clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
201         clock-names = "ahb", "mmc";
204 &mmc2 {
205         compatible = "allwinner,sun50i-h5-emmc",
206                      "allwinner,sun50i-a64-emmc";
207         clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
208         clock-names = "ahb", "mmc";
211 &pio {
212         interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
213                      <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
214                      <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
215         compatible = "allwinner,sun50i-h5-pinctrl";
218 &rtc {
219         compatible = "allwinner,sun50i-h5-rtc";
222 &sid {
223         compatible = "allwinner,sun50i-h5-sid";