4 * Copyright (c) 2015 Broadcom. All rights reserved.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in
14 * the documentation and/or other materials provided with the
16 * * Neither the name of Broadcom Corporation nor the names of its
17 * contributors may be used to endorse or promote products derived
18 * from this software without specific prior written permission.
20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 /memreserve/ 0x81000000 0x00200000;
35 #include <dt-bindings/interrupt-controller/arm-gic.h>
36 #include <dt-bindings/clock/bcm-ns2.h>
39 compatible = "brcm,ns2";
40 interrupt-parent = <&gic>;
50 compatible = "arm,cortex-a57";
52 enable-method = "psci";
53 next-level-cache = <&CLUSTER0_L2>;
58 compatible = "arm,cortex-a57";
60 enable-method = "psci";
61 next-level-cache = <&CLUSTER0_L2>;
66 compatible = "arm,cortex-a57";
68 enable-method = "psci";
69 next-level-cache = <&CLUSTER0_L2>;
74 compatible = "arm,cortex-a57";
76 enable-method = "psci";
77 next-level-cache = <&CLUSTER0_L2>;
80 CLUSTER0_L2: l2-cache@0 {
86 compatible = "arm,psci-1.0";
91 compatible = "arm,armv8-timer";
92 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0xff) |
94 <GIC_PPI 14 (GIC_CPU_MASK_RAW(0xff) |
96 <GIC_PPI 11 (GIC_CPU_MASK_RAW(0xff) |
98 <GIC_PPI 10 (GIC_CPU_MASK_RAW(0xff) |
103 compatible = "arm,armv8-pmuv3";
104 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
105 <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
106 <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
107 <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
108 interrupt-affinity = <&A57_0>,
114 pcie0: pcie@20020000 {
115 compatible = "brcm,iproc-pcie";
116 reg = <0 0x20020000 0 0x1000>;
119 #interrupt-cells = <1>;
120 interrupt-map-mask = <0 0 0 0>;
121 interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>;
123 linux,pci-domain = <0>;
125 bus-range = <0x00 0xff>;
127 #address-cells = <3>;
130 ranges = <0x83000000 0 0x00000000 0 0x00000000 0 0x20000000>;
133 brcm,pcie-ob-oarr-size;
134 brcm,pcie-ob-axi-offset = <0x00000000>;
135 brcm,pcie-ob-window-size = <256>;
140 phy-names = "pcie-phy";
142 msi-parent = <&v2m0>;
145 pcie4: pcie@50020000 {
146 compatible = "brcm,iproc-pcie";
147 reg = <0 0x50020000 0 0x1000>;
150 #interrupt-cells = <1>;
151 interrupt-map-mask = <0 0 0 0>;
152 interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
154 linux,pci-domain = <4>;
156 bus-range = <0x00 0xff>;
158 #address-cells = <3>;
161 ranges = <0x83000000 0 0x00000000 0 0x30000000 0 0x20000000>;
164 brcm,pcie-ob-oarr-size;
165 brcm,pcie-ob-axi-offset = <0x30000000>;
166 brcm,pcie-ob-window-size = <256>;
171 phy-names = "pcie-phy";
173 msi-parent = <&v2m0>;
176 pcie8: pcie@60c00000 {
177 compatible = "brcm,iproc-pcie-paxc";
178 reg = <0 0x60c00000 0 0x1000>;
180 linux,pci-domain = <8>;
182 bus-range = <0x0 0x1>;
184 #address-cells = <3>;
187 ranges = <0x83000000 0 0x00000000 0 0x60000000 0 0x00c00000>;
191 msi-parent = <&v2m0>;
195 compatible = "simple-bus";
196 #address-cells = <1>;
198 ranges = <0 0 0 0xffffffff>;
200 #include "ns2-clock.dtsi"
202 enet: ethernet@61000000 {
203 compatible = "brcm,ns2-amac";
204 reg = <0x61000000 0x1000>,
207 reg-names = "amac_base", "idm_base", "nicpm_base";
208 interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>;
210 phy-handle = <&gphy0>;
215 pdc0: iproc-pdc0@612c0000 {
216 compatible = "brcm,iproc-pdc-mbox";
217 reg = <0x612c0000 0x445>; /* PDC FS0 regs */
218 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
221 brcm,rx-status-len = <32>;
225 crypto0: crypto@612d0000 {
226 compatible = "brcm,spum-crypto";
227 reg = <0x612d0000 0x900>;
231 pdc1: iproc-pdc1@612e0000 {
232 compatible = "brcm,iproc-pdc-mbox";
233 reg = <0x612e0000 0x445>; /* PDC FS1 regs */
234 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
237 brcm,rx-status-len = <32>;
241 crypto1: crypto@612f0000 {
242 compatible = "brcm,spum-crypto";
243 reg = <0x612f0000 0x900>;
247 pdc2: iproc-pdc2@61300000 {
248 compatible = "brcm,iproc-pdc-mbox";
249 reg = <0x61300000 0x445>; /* PDC FS2 regs */
250 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
253 brcm,rx-status-len = <32>;
257 crypto2: crypto@61310000 {
258 compatible = "brcm,spum-crypto";
259 reg = <0x61310000 0x900>;
263 pdc3: iproc-pdc3@61320000 {
264 compatible = "brcm,iproc-pdc-mbox";
265 reg = <0x61320000 0x445>; /* PDC FS3 regs */
266 interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
269 brcm,rx-status-len = <32>;
273 crypto3: crypto@61330000 {
274 compatible = "brcm,spum-crypto";
275 reg = <0x61330000 0x900>;
280 compatible = "arm,pl330", "arm,primecell";
281 reg = <0x61360000 0x1000>;
282 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
283 <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
284 <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
285 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
286 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
287 <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
288 <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
289 <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
290 <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>;
293 #dma-requests = <32>;
294 clocks = <&iprocslow>;
295 clock-names = "apb_pclk";
299 compatible = "arm,mmu-500";
300 reg = <0x64000000 0x40000>;
301 #global-interrupts = <2>;
302 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
303 <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
304 <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
305 <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
306 <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>,
307 <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>,
308 <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>,
310 <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>,
311 <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
312 <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>,
313 <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
314 <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>,
315 <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
316 <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
317 <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
318 <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
319 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
320 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
321 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
322 <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
323 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
324 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
325 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
326 <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
327 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
328 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
329 <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
330 <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
332 <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
333 <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
334 <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
335 <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
339 pinctrl: pinctrl@6501d130 {
340 compatible = "brcm,ns2-pinmux";
341 reg = <0x6501d130 0x08>,
346 gpio_aon: gpio@65024800 {
347 compatible = "brcm,iproc-gpio";
348 reg = <0x65024800 0x50>,
355 gic: interrupt-controller@65210000 {
356 compatible = "arm,gic-400";
357 #interrupt-cells = <3>;
358 interrupt-controller;
359 reg = <0x65210000 0x1000>,
363 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) |
364 IRQ_TYPE_LEVEL_HIGH)>;
366 #address-cells = <1>;
368 ranges = <0 0x652e0000 0x80000>;
371 compatible = "arm,gic-v2m-frame";
372 interrupt-parent = <&gic>;
374 reg = <0x00000 0x1000>;
375 arm,msi-base-spi = <72>;
376 arm,msi-num-spis = <16>;
380 compatible = "arm,gic-v2m-frame";
381 interrupt-parent = <&gic>;
383 reg = <0x10000 0x1000>;
384 arm,msi-base-spi = <88>;
385 arm,msi-num-spis = <16>;
389 compatible = "arm,gic-v2m-frame";
390 interrupt-parent = <&gic>;
392 reg = <0x20000 0x1000>;
393 arm,msi-base-spi = <104>;
394 arm,msi-num-spis = <16>;
398 compatible = "arm,gic-v2m-frame";
399 interrupt-parent = <&gic>;
401 reg = <0x30000 0x1000>;
402 arm,msi-base-spi = <120>;
403 arm,msi-num-spis = <16>;
407 compatible = "arm,gic-v2m-frame";
408 interrupt-parent = <&gic>;
410 reg = <0x40000 0x1000>;
411 arm,msi-base-spi = <136>;
412 arm,msi-num-spis = <16>;
416 compatible = "arm,gic-v2m-frame";
417 interrupt-parent = <&gic>;
419 reg = <0x50000 0x1000>;
420 arm,msi-base-spi = <152>;
421 arm,msi-num-spis = <16>;
425 compatible = "arm,gic-v2m-frame";
426 interrupt-parent = <&gic>;
428 reg = <0x60000 0x1000>;
429 arm,msi-base-spi = <168>;
430 arm,msi-num-spis = <16>;
434 compatible = "arm,gic-v2m-frame";
435 interrupt-parent = <&gic>;
437 reg = <0x70000 0x1000>;
438 arm,msi-base-spi = <184>;
439 arm,msi-num-spis = <16>;
444 compatible = "arm,cci-400";
445 #address-cells = <1>;
447 reg = <0x65590000 0x1000>;
448 ranges = <0 0x65590000 0x10000>;
451 compatible = "arm,cci-400-pmu,r1",
453 reg = <0x9000 0x4000>;
454 interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
455 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
456 <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
457 <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
458 <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
459 <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>;
463 usbdrd_phy: phy@66000960 {
465 compatible = "brcm,ns2-drd-phy";
466 reg = <0x66000960 0x24>,
470 reg-names = "icfg", "rst-ctrl",
471 "crmu-ctrl", "usb2-strap";
472 id-gpios = <&gpio_g 30 0>;
473 vbus-gpios = <&gpio_g 31 0>;
478 compatible = "brcm,iproc-pwm";
479 reg = <0x66010000 0x28>;
485 mdio_mux_iproc: mdio-mux@66020000 {
486 compatible = "brcm,mdio-mux-iproc";
487 reg = <0x66020000 0x250>;
488 #address-cells = <1>;
493 #address-cells = <1>;
496 pci_phy0: pci-phy@0 {
497 compatible = "brcm,ns2-pcie-phy";
506 #address-cells = <1>;
509 pci_phy1: pci-phy@0 {
510 compatible = "brcm,ns2-pcie-phy";
519 #address-cells = <1>;
524 timer0: timer@66030000 {
525 compatible = "arm,sp804", "arm,primecell";
526 reg = <0x66030000 0x1000>;
527 interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
528 clocks = <&iprocslow>,
531 clock-names = "timer1", "timer2", "apb_pclk";
534 timer1: timer@66040000 {
535 compatible = "arm,sp804", "arm,primecell";
536 reg = <0x66040000 0x1000>;
537 interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
538 clocks = <&iprocslow>,
541 clock-names = "timer1", "timer2", "apb_pclk";
544 timer2: timer@66050000 {
545 compatible = "arm,sp804", "arm,primecell";
546 reg = <0x66050000 0x1000>;
547 interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>;
548 clocks = <&iprocslow>,
551 clock-names = "timer1", "timer2", "apb_pclk";
554 timer3: timer@66060000 {
555 compatible = "arm,sp804", "arm,primecell";
556 reg = <0x66060000 0x1000>;
557 interrupts = <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>;
558 clocks = <&iprocslow>,
561 clock-names = "timer1", "timer2", "apb_pclk";
565 compatible = "brcm,iproc-i2c";
566 reg = <0x66080000 0x100>;
567 #address-cells = <1>;
569 interrupts = <GIC_SPI 394 IRQ_TYPE_LEVEL_HIGH>;
570 clock-frequency = <100000>;
574 wdt0: watchdog@66090000 {
575 compatible = "arm,sp805", "arm,primecell";
576 reg = <0x66090000 0x1000>;
577 interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>;
578 clocks = <&iprocslow>, <&iprocslow>;
579 clock-names = "wdogclk", "apb_pclk";
582 gpio_g: gpio@660a0000 {
583 compatible = "brcm,iproc-gpio";
584 reg = <0x660a0000 0x50>;
588 interrupt-controller;
589 interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>;
593 compatible = "brcm,iproc-i2c";
594 reg = <0x660b0000 0x100>;
595 #address-cells = <1>;
597 interrupts = <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>;
598 clock-frequency = <100000>;
602 uart0: serial@66100000 {
603 compatible = "snps,dw-apb-uart";
604 reg = <0x66100000 0x100>;
605 interrupts = <GIC_SPI 390 IRQ_TYPE_LEVEL_HIGH>;
606 clocks = <&iprocslow>;
612 uart1: serial@66110000 {
613 compatible = "snps,dw-apb-uart";
614 reg = <0x66110000 0x100>;
615 interrupts = <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH>;
616 clocks = <&iprocslow>;
622 uart2: serial@66120000 {
623 compatible = "snps,dw-apb-uart";
624 reg = <0x66120000 0x100>;
625 interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>;
626 clocks = <&iprocslow>;
632 uart3: serial@66130000 {
633 compatible = "snps,dw-apb-uart";
634 reg = <0x66130000 0x100>;
635 interrupts = <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH>;
643 compatible = "arm,pl022", "arm,primecell";
644 reg = <0x66180000 0x1000>;
645 interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
646 clocks = <&iprocslow>, <&iprocslow>;
647 clock-names = "spiclk", "apb_pclk";
648 #address-cells = <1>;
654 compatible = "arm,pl022", "arm,primecell";
655 reg = <0x66190000 0x1000>;
656 interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
657 clocks = <&iprocslow>, <&iprocslow>;
658 clock-names = "spiclk", "apb_pclk";
659 #address-cells = <1>;
664 hwrng: hwrng@66220000 {
665 compatible = "brcm,iproc-rng200";
666 reg = <0x66220000 0x28>;
669 sata_phy: sata_phy@663f0100 {
670 compatible = "brcm,iproc-ns2-sata-phy";
671 reg = <0x663f0100 0x1f00>,
673 reg-names = "phy", "phy-ctrl";
674 #address-cells = <1>;
677 sata_phy0: sata-phy@0 {
683 sata_phy1: sata-phy@1 {
690 sata: ahci@663f2000 {
691 compatible = "brcm,iproc-ahci", "generic-ahci";
692 reg = <0x663f2000 0x1000>;
695 interrupts = <GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>;
696 #address-cells = <1>;
703 phy-names = "sata-phy";
709 phy-names = "sata-phy";
713 sdio0: sdhci@66420000 {
714 compatible = "brcm,sdhci-iproc-cygnus";
715 reg = <0x66420000 0x100>;
716 interrupts = <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>;
719 clocks = <&genpll_sw BCM_NS2_GENPLL_SW_SDIO_CLK>;
723 sdio1: sdhci@66430000 {
724 compatible = "brcm,sdhci-iproc-cygnus";
725 reg = <0x66430000 0x100>;
726 interrupts = <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>;
729 clocks = <&genpll_sw BCM_NS2_GENPLL_SW_SDIO_CLK>;
733 nand: nand@66460000 {
734 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
735 reg = <0x66460000 0x600>,
738 reg-names = "nand", "iproc-idm", "iproc-ext";
739 interrupts = <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>;
741 #address-cells = <1>;
748 compatible = "brcm,spi-bcm-qspi", "brcm,spi-ns2-qspi";
749 reg = <0x66470200 0x184>,
753 reg-names = "mspi", "bspi", "intr_regs",
755 interrupts = <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>;
756 interrupt-names = "spi_l1_intr";
757 clocks = <&iprocmed>;
758 clock-names = "iprocmed";
760 #address-cells = <1>;