1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) 2000, 2001 Broadcom Corporation
5 #include <linux/clockchips.h>
6 #include <linux/interrupt.h>
8 #include <linux/percpu.h>
11 #include <asm/addrspace.h>
15 #include <asm/sibyte/sb1250.h>
16 #include <asm/sibyte/sb1250_regs.h>
17 #include <asm/sibyte/sb1250_int.h>
18 #include <asm/sibyte/sb1250_scd.h>
20 #define IMR_IP2_VAL K_INT_MAP_I0
21 #define IMR_IP3_VAL K_INT_MAP_I1
22 #define IMR_IP4_VAL K_INT_MAP_I2
25 * The general purpose timer ticks at 1MHz independent if
26 * the rest of the system
29 static int sibyte_shutdown(struct clock_event_device
*evt
)
33 cfg
= IOADDR(A_SCD_TIMER_REGISTER(smp_processor_id(), R_SCD_TIMER_CFG
));
35 /* Stop the timer until we actually program a shot */
41 static int sibyte_set_periodic(struct clock_event_device
*evt
)
43 unsigned int cpu
= smp_processor_id();
44 void __iomem
*cfg
, *init
;
46 cfg
= IOADDR(A_SCD_TIMER_REGISTER(cpu
, R_SCD_TIMER_CFG
));
47 init
= IOADDR(A_SCD_TIMER_REGISTER(cpu
, R_SCD_TIMER_INIT
));
50 __raw_writeq((V_SCD_TIMER_FREQ
/ HZ
) - 1, init
);
51 __raw_writeq(M_SCD_TIMER_ENABLE
| M_SCD_TIMER_MODE_CONTINUOUS
, cfg
);
56 static int sibyte_next_event(unsigned long delta
, struct clock_event_device
*cd
)
58 unsigned int cpu
= smp_processor_id();
59 void __iomem
*cfg
, *init
;
61 cfg
= IOADDR(A_SCD_TIMER_REGISTER(cpu
, R_SCD_TIMER_CFG
));
62 init
= IOADDR(A_SCD_TIMER_REGISTER(cpu
, R_SCD_TIMER_INIT
));
65 __raw_writeq(delta
- 1, init
);
66 __raw_writeq(M_SCD_TIMER_ENABLE
, cfg
);
71 static irqreturn_t
sibyte_counter_handler(int irq
, void *dev_id
)
73 unsigned int cpu
= smp_processor_id();
74 struct clock_event_device
*cd
= dev_id
;
78 if (clockevent_state_periodic(cd
))
79 tmode
= M_SCD_TIMER_ENABLE
| M_SCD_TIMER_MODE_CONTINUOUS
;
84 cfg
= IOADDR(A_SCD_TIMER_REGISTER(cpu
, R_SCD_TIMER_CFG
));
85 ____raw_writeq(tmode
, cfg
);
87 cd
->event_handler(cd
);
92 static DEFINE_PER_CPU(struct clock_event_device
, sibyte_hpt_clockevent
);
93 static DEFINE_PER_CPU(struct irqaction
, sibyte_hpt_irqaction
);
94 static DEFINE_PER_CPU(char [18], sibyte_hpt_name
);
96 void sb1250_clockevent_init(void)
98 unsigned int cpu
= smp_processor_id();
99 unsigned int irq
= K_INT_TIMER_0
+ cpu
;
100 struct irqaction
*action
= &per_cpu(sibyte_hpt_irqaction
, cpu
);
101 struct clock_event_device
*cd
= &per_cpu(sibyte_hpt_clockevent
, cpu
);
102 unsigned char *name
= per_cpu(sibyte_hpt_name
, cpu
);
104 /* Only have 4 general purpose timers, and we use last one as hpt */
107 sprintf(name
, "sb1250-counter-%d", cpu
);
109 cd
->features
= CLOCK_EVT_FEAT_PERIODIC
|
110 CLOCK_EVT_FEAT_ONESHOT
;
111 clockevent_set_clock(cd
, V_SCD_TIMER_FREQ
);
112 cd
->max_delta_ns
= clockevent_delta2ns(0x7fffff, cd
);
113 cd
->max_delta_ticks
= 0x7fffff;
114 cd
->min_delta_ns
= clockevent_delta2ns(2, cd
);
115 cd
->min_delta_ticks
= 2;
118 cd
->cpumask
= cpumask_of(cpu
);
119 cd
->set_next_event
= sibyte_next_event
;
120 cd
->set_state_shutdown
= sibyte_shutdown
;
121 cd
->set_state_periodic
= sibyte_set_periodic
;
122 cd
->set_state_oneshot
= sibyte_shutdown
;
123 clockevents_register_device(cd
);
125 sb1250_mask_irq(cpu
, irq
);
128 * Map the timer interrupt to IP[4] of this cpu
130 __raw_writeq(IMR_IP4_VAL
,
131 IOADDR(A_IMR_REGISTER(cpu
, R_IMR_INTERRUPT_MAP_BASE
) +
134 sb1250_unmask_irq(cpu
, irq
);
136 action
->handler
= sibyte_counter_handler
;
137 action
->flags
= IRQF_PERCPU
| IRQF_TIMER
;
141 irq_set_affinity(irq
, cpumask_of(cpu
));
142 setup_irq(irq
, action
);