1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * Copyright (C) 2015 Imagination Technologies
4 * Author: Paul Burton <paul.burton@mips.com>
7 #include <asm/addrspace.h>
9 #include <asm/asm-offsets.h>
10 #include <asm/mipsregs.h>
11 #include <asm/regdef.h>
12 #include <linux/serial_reg.h>
14 #define UART_TX_OFS (UART_TX << CONFIG_MIPS_CPS_NS16550_SHIFT)
15 #define UART_LSR_OFS (UART_LSR << CONFIG_MIPS_CPS_NS16550_SHIFT)
18 * _mips_cps_putc() - write a character to the UART
19 * @a0: ASCII character to write
20 * @t9: UART base address
23 1: lw t0, UART_LSR_OFS(t9)
24 andi t0, t0, UART_LSR_TEMT
26 sb a0, UART_TX_OFS(t9)
31 * _mips_cps_puts() - write a string to the UART
32 * @a0: pointer to NULL-terminated ASCII string
33 * @t9: UART base address
35 * Write a null-terminated ASCII string to the UART.
37 NESTED(_mips_cps_puts, 0, ra)
51 * _mips_cps_putx4 - write a 4b hex value to the UART
52 * @a0: the 4b value to write to the UART
53 * @t9: UART base address
55 * Write a single hexadecimal character to the UART.
57 NESTED(_mips_cps_putx4, 0, ra)
68 * _mips_cps_putx8 - write an 8b hex value to the UART
69 * @a0: the 8b value to write to the UART
70 * @t9: UART base address
72 * Write an 8 bit value (ie. 2 hexadecimal characters) to the UART.
74 NESTED(_mips_cps_putx8, 0, ra)
85 * _mips_cps_putx16 - write a 16b hex value to the UART
86 * @a0: the 16b value to write to the UART
87 * @t9: UART base address
89 * Write a 16 bit value (ie. 4 hexadecimal characters) to the UART.
91 NESTED(_mips_cps_putx16, 0, ra)
102 * _mips_cps_putx32 - write a 32b hex value to the UART
103 * @a0: the 32b value to write to the UART
104 * @t9: UART base address
106 * Write a 32 bit value (ie. 8 hexadecimal characters) to the UART.
108 NESTED(_mips_cps_putx32, 0, ra)
116 END(_mips_cps_putx32)
121 * _mips_cps_putx64 - write a 64b hex value to the UART
122 * @a0: the 64b value to write to the UART
123 * @t9: UART base address
125 * Write a 64 bit value (ie. 16 hexadecimal characters) to the UART.
127 NESTED(_mips_cps_putx64, 0, ra)
135 END(_mips_cps_putx64)
137 #define _mips_cps_putxlong _mips_cps_putx64
139 #else /* !CONFIG_64BIT */
141 #define _mips_cps_putxlong _mips_cps_putx32
143 #endif /* !CONFIG_64BIT */
146 * mips_cps_bev_dump() - dump relevant exception state to UART
147 * @a0: pointer to NULL-terminated ASCII string naming the exception
149 * Write information that may be useful in debugging an exception to the
150 * UART configured by CONFIG_MIPS_CPS_NS16550_*. As this BEV exception
151 * will only be run if something goes horribly wrong very early during
152 * the bringup of a core and it is very likely to be unsafe to perform
153 * memory accesses at that point (cache state indeterminate, EVA may not
154 * be configured, coherence may be disabled) let alone have a stack,
155 * this is all written in assembly using only registers & unmapped
156 * uncached access to the UART registers.
158 LEAF(mips_cps_bev_dump)
162 li t9, CKSEG1ADDR(CONFIG_MIPS_CPS_NS16550_BASE)
164 PTR_LA a0, str_newline
170 PTR_LA a0, str_newline
172 PTR_LA a0, str_newline
175 #define DUMP_COP0_REG(reg, name, sz, _mfc0) \
177 jal _mips_cps_puts; \
179 jal _mips_cps_putx##sz; \
180 PTR_LA a0, str_newline; \
181 jal _mips_cps_puts; \
184 DUMP_COP0_REG(CP0_CAUSE, "Cause: 0x", 32, mfc0)
185 DUMP_COP0_REG(CP0_STATUS, "Status: 0x", 32, mfc0)
186 DUMP_COP0_REG(CP0_EBASE, "EBase: 0x", long, MFC0)
187 DUMP_COP0_REG(CP0_BADVADDR, "BadVAddr: 0x", long, MFC0)
188 DUMP_COP0_REG(CP0_BADINSTR, "BadInstr: 0x", 32, mfc0)
190 PTR_LA a0, str_newline
193 END(mips_cps_bev_dump)
196 str_bev: .asciiz "BEV Exception: "
197 str_newline: .asciiz "\r\n"