2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * KVM/MIPS: Interrupt delivery
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
12 #include <linux/errno.h>
13 #include <linux/err.h>
14 #include <linux/vmalloc.h>
16 #include <linux/memblock.h>
18 #include <asm/cacheflush.h>
20 #include <linux/kvm_host.h>
22 #include "interrupt.h"
24 void kvm_mips_queue_irq(struct kvm_vcpu
*vcpu
, unsigned int priority
)
26 set_bit(priority
, &vcpu
->arch
.pending_exceptions
);
29 void kvm_mips_dequeue_irq(struct kvm_vcpu
*vcpu
, unsigned int priority
)
31 clear_bit(priority
, &vcpu
->arch
.pending_exceptions
);
34 void kvm_mips_queue_timer_int_cb(struct kvm_vcpu
*vcpu
)
37 * Cause bits to reflect the pending timer interrupt,
38 * the EXC code will be set when we are actually
39 * delivering the interrupt:
41 kvm_set_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ5
| C_TI
));
43 /* Queue up an INT exception for the core */
44 kvm_mips_queue_irq(vcpu
, MIPS_EXC_INT_TIMER
);
48 void kvm_mips_dequeue_timer_int_cb(struct kvm_vcpu
*vcpu
)
50 kvm_clear_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ5
| C_TI
));
51 kvm_mips_dequeue_irq(vcpu
, MIPS_EXC_INT_TIMER
);
54 void kvm_mips_queue_io_int_cb(struct kvm_vcpu
*vcpu
,
55 struct kvm_mips_interrupt
*irq
)
57 int intr
= (int)irq
->irq
;
60 * Cause bits to reflect the pending IO interrupt,
61 * the EXC code will be set when we are actually
62 * delivering the interrupt:
66 kvm_set_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ0
));
67 /* Queue up an INT exception for the core */
68 kvm_mips_queue_irq(vcpu
, MIPS_EXC_INT_IO
);
72 kvm_set_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ1
));
73 kvm_mips_queue_irq(vcpu
, MIPS_EXC_INT_IPI_1
);
77 kvm_set_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ2
));
78 kvm_mips_queue_irq(vcpu
, MIPS_EXC_INT_IPI_2
);
87 void kvm_mips_dequeue_io_int_cb(struct kvm_vcpu
*vcpu
,
88 struct kvm_mips_interrupt
*irq
)
90 int intr
= (int)irq
->irq
;
94 kvm_clear_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ0
));
95 kvm_mips_dequeue_irq(vcpu
, MIPS_EXC_INT_IO
);
99 kvm_clear_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ1
));
100 kvm_mips_dequeue_irq(vcpu
, MIPS_EXC_INT_IPI_1
);
104 kvm_clear_c0_guest_cause(vcpu
->arch
.cop0
, (C_IRQ2
));
105 kvm_mips_dequeue_irq(vcpu
, MIPS_EXC_INT_IPI_2
);
114 /* Deliver the interrupt of the corresponding priority, if possible. */
115 int kvm_mips_irq_deliver_cb(struct kvm_vcpu
*vcpu
, unsigned int priority
,
121 struct kvm_vcpu_arch
*arch
= &vcpu
->arch
;
122 struct mips_coproc
*cop0
= vcpu
->arch
.cop0
;
125 case MIPS_EXC_INT_TIMER
:
126 if ((kvm_read_c0_guest_status(cop0
) & ST0_IE
)
127 && (!(kvm_read_c0_guest_status(cop0
) & (ST0_EXL
| ST0_ERL
)))
128 && (kvm_read_c0_guest_status(cop0
) & IE_IRQ5
)) {
130 exccode
= EXCCODE_INT
;
134 case MIPS_EXC_INT_IO
:
135 if ((kvm_read_c0_guest_status(cop0
) & ST0_IE
)
136 && (!(kvm_read_c0_guest_status(cop0
) & (ST0_EXL
| ST0_ERL
)))
137 && (kvm_read_c0_guest_status(cop0
) & IE_IRQ0
)) {
139 exccode
= EXCCODE_INT
;
143 case MIPS_EXC_INT_IPI_1
:
144 if ((kvm_read_c0_guest_status(cop0
) & ST0_IE
)
145 && (!(kvm_read_c0_guest_status(cop0
) & (ST0_EXL
| ST0_ERL
)))
146 && (kvm_read_c0_guest_status(cop0
) & IE_IRQ1
)) {
148 exccode
= EXCCODE_INT
;
152 case MIPS_EXC_INT_IPI_2
:
153 if ((kvm_read_c0_guest_status(cop0
) & ST0_IE
)
154 && (!(kvm_read_c0_guest_status(cop0
) & (ST0_EXL
| ST0_ERL
)))
155 && (kvm_read_c0_guest_status(cop0
) & IE_IRQ2
)) {
157 exccode
= EXCCODE_INT
;
165 /* Are we allowed to deliver the interrupt ??? */
167 if ((kvm_read_c0_guest_status(cop0
) & ST0_EXL
) == 0) {
169 kvm_write_c0_guest_epc(cop0
, arch
->pc
);
170 kvm_set_c0_guest_status(cop0
, ST0_EXL
);
172 if (cause
& CAUSEF_BD
)
173 kvm_set_c0_guest_cause(cop0
, CAUSEF_BD
);
175 kvm_clear_c0_guest_cause(cop0
, CAUSEF_BD
);
177 kvm_debug("Delivering INT @ pc %#lx\n", arch
->pc
);
180 kvm_err("Trying to deliver interrupt when EXL is already set\n");
182 kvm_change_c0_guest_cause(cop0
, CAUSEF_EXCCODE
,
183 (exccode
<< CAUSEB_EXCCODE
));
185 /* XXXSL Set PC to the interrupt exception entry point */
186 arch
->pc
= kvm_mips_guest_exception_base(vcpu
);
187 if (kvm_read_c0_guest_cause(cop0
) & CAUSEF_IV
)
192 clear_bit(priority
, &vcpu
->arch
.pending_exceptions
);
198 int kvm_mips_irq_clear_cb(struct kvm_vcpu
*vcpu
, unsigned int priority
,
204 void kvm_mips_deliver_interrupts(struct kvm_vcpu
*vcpu
, u32 cause
)
206 unsigned long *pending
= &vcpu
->arch
.pending_exceptions
;
207 unsigned long *pending_clr
= &vcpu
->arch
.pending_exceptions_clr
;
208 unsigned int priority
;
210 if (!(*pending
) && !(*pending_clr
))
213 priority
= __ffs(*pending_clr
);
214 while (priority
<= MIPS_EXC_MAX
) {
215 if (kvm_mips_callbacks
->irq_clear(vcpu
, priority
, cause
)) {
216 if (!KVM_MIPS_IRQ_CLEAR_ALL_AT_ONCE
)
220 priority
= find_next_bit(pending_clr
,
221 BITS_PER_BYTE
* sizeof(*pending_clr
),
225 priority
= __ffs(*pending
);
226 while (priority
<= MIPS_EXC_MAX
) {
227 if (kvm_mips_callbacks
->irq_deliver(vcpu
, priority
, cause
)) {
228 if (!KVM_MIPS_IRQ_DELIVER_ALL_AT_ONCE
)
232 priority
= find_next_bit(pending
,
233 BITS_PER_BYTE
* sizeof(*pending
),
239 int kvm_mips_pending_timer(struct kvm_vcpu
*vcpu
)
241 return test_bit(MIPS_EXC_INT_TIMER
, &vcpu
->arch
.pending_exceptions
);