treewide: remove redundant IS_ERR() before error code check
[linux/fpc-iii.git] / arch / powerpc / boot / dts / fsl / p1010si-post.dtsi
blob1b4aafc1f6a27bbaaa4bf3c8ceeffa71e76cc8db
1 /*
2  * P1010/P1014 Silicon/SoC Device Tree Source (post include)
3  *
4  * Copyright 2011 Freescale Semiconductor Inc.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *     * Redistributions of source code must retain the above copyright
9  *       notice, this list of conditions and the following disclaimer.
10  *     * Redistributions in binary form must reproduce the above copyright
11  *       notice, this list of conditions and the following disclaimer in the
12  *       documentation and/or other materials provided with the distribution.
13  *     * Neither the name of Freescale Semiconductor nor the
14  *       names of its contributors may be used to endorse or promote products
15  *       derived from this software without specific prior written permission.
16  *
17  *
18  * ALTERNATIVELY, this software may be distributed under the terms of the
19  * GNU General Public License ("GPL") as published by the Free Software
20  * Foundation, either version 2 of that License or (at your option) any
21  * later version.
22  *
23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  */
35 &ifc {
36         #address-cells = <2>;
37         #size-cells = <1>;
38         compatible = "fsl,ifc", "simple-bus";
39         interrupts = <16 2 0 0 19 2 0 0>;
42 /* controller at 0x9000 */
43 &pci0 {
44         compatible = "fsl,p1010-pcie", "fsl,qoriq-pcie-v2.3";
45         device_type = "pci";
46         #size-cells = <2>;
47         #address-cells = <3>;
48         bus-range = <0 255>;
49         clock-frequency = <33333333>;
50         interrupts = <16 2 0 0>;
52         pcie@0 {
53                 reg = <0 0 0 0 0>;
54                 #interrupt-cells = <1>;
55                 #size-cells = <2>;
56                 #address-cells = <3>;
57                 device_type = "pci";
58                 interrupts = <16 2 0 0>;
59                 interrupt-map-mask = <0xf800 0 0 7>;
60                 interrupt-map = <
61                         /* IDSEL 0x0 */
62                         0000 0x0 0x0 0x1 &mpic 0x4 0x1 0x0 0x0
63                         0000 0x0 0x0 0x2 &mpic 0x5 0x1 0x0 0x0
64                         0000 0x0 0x0 0x3 &mpic 0x6 0x1 0x0 0x0
65                         0000 0x0 0x0 0x4 &mpic 0x7 0x1 0x0 0x0
66                         >;
67         };
70 /* controller at 0xa000 */
71 &pci1 {
72         compatible = "fsl,p1010-pcie", "fsl,qoriq-pcie-v2.3";
73         device_type = "pci";
74         #size-cells = <2>;
75         #address-cells = <3>;
76         bus-range = <0 255>;
77         clock-frequency = <33333333>;
78         interrupts = <16 2 0 0>;
80         pcie@0 {
81                 reg = <0 0 0 0 0>;
82                 #interrupt-cells = <1>;
83                 #size-cells = <2>;
84                 #address-cells = <3>;
85                 device_type = "pci";
86                 interrupts = <16 2 0 0>;
87                 interrupt-map-mask = <0xf800 0 0 7>;
89                 interrupt-map = <
90                         /* IDSEL 0x0 */
91                         0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
92                         0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
93                         0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
94                         0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
95                         >;
96         };
99 &soc {
100         #address-cells = <1>;
101         #size-cells = <1>;
102         device_type = "soc";
103         compatible = "fsl,p1010-immr", "simple-bus";
104         bus-frequency = <0>;            // Filled out by uboot.
106         ecm-law@0 {
107                 compatible = "fsl,ecm-law";
108                 reg = <0x0 0x1000>;
109                 fsl,num-laws = <12>;
110         };
112         ecm@1000 {
113                 compatible = "fsl,p1010-ecm", "fsl,ecm";
114                 reg = <0x1000 0x1000>;
115                 interrupts = <16 2 0 0>;
116         };
118         memory-controller@2000 {
119                 compatible = "fsl,p1010-memory-controller";
120                 reg = <0x2000 0x1000>;
121                 interrupts = <16 2 0 0>;
122         };
124 /include/ "pq3-i2c-0.dtsi"
125 /include/ "pq3-i2c-1.dtsi"
126 /include/ "pq3-duart-0.dtsi"
127 /include/ "pq3-espi-0.dtsi"
128         spi0: spi@7000 {
129                 fsl,espi-num-chipselects = <1>;
130         };
132 /include/ "pq3-gpio-0.dtsi"
133 /include/ "pq3-sata2-0.dtsi"
134 /include/ "pq3-sata2-1.dtsi"
136         can0: can@1c000 {
137                 compatible = "fsl,p1010-flexcan";
138                 reg = <0x1c000 0x1000>;
139                 interrupts = <48 0x2 0 0>;
140                 big-endian;
141         };
143         can1: can@1d000 {
144                 compatible = "fsl,p1010-flexcan";
145                 reg = <0x1d000 0x1000>;
146                 interrupts = <61 0x2 0 0>;
147                 big-endian;
148         };
150         L2: l2-cache-controller@20000 {
151                 compatible = "fsl,p1010-l2-cache-controller",
152                                 "fsl,p1014-l2-cache-controller";
153                 reg = <0x20000 0x1000>;
154                 cache-line-size = <32>; // 32 bytes
155                 cache-size = <0x40000>; // L2,256K
156                 interrupts = <16 2 0 0>;
157         };
159 /include/ "pq3-dma-0.dtsi"
160 /include/ "pq3-usb2-dr-0.dtsi"
161         usb@22000 {
162                 compatible = "fsl-usb2-dr-v1.6", "fsl-usb2-dr";
163         };
164 /include/ "pq3-esdhc-0.dtsi"
165         sdhc@2e000 {
166                 compatible = "fsl,p1010-esdhc", "fsl,esdhc";
167                 sdhci,auto-cmd12;
168         };
170 /include/ "pq3-sec4.4-0.dtsi"
171 /include/ "pq3-mpic.dtsi"
172 /include/ "pq3-mpic-timer-B.dtsi"
174 /include/ "pq3-etsec2-0.dtsi"
175         enet0: ethernet@b0000 {
176                 queue-group@b0000 {
177                         fsl,rx-bit-map = <0xff>;
178                         fsl,tx-bit-map = <0xff>;
179                 };
180         };
182 /include/ "pq3-etsec2-1.dtsi"
183         enet1: ethernet@b1000 {
184                 queue-group@b1000 {
185                         fsl,rx-bit-map = <0xff>;
186                         fsl,tx-bit-map = <0xff>;
187                 };
188         };
190 /include/ "pq3-etsec2-2.dtsi"
191         enet2: ethernet@b2000 {
192                 queue-group@b2000 {
193                         fsl,rx-bit-map = <0xff>;
194                         fsl,tx-bit-map = <0xff>;
195                 };
197         };
199         global-utilities@e0000 {
200                 compatible = "fsl,p1010-guts";
201                 reg = <0xe0000 0x1000>;
202                 fsl,has-rstcr;
203         };