2 * P2020DS Device Tree Source stub (no addresses or top-level ranges)
4 * Copyright 2011-2012 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 compatible = "cfi-flash";
40 reg = <0x0 0x0 0x8000000>;
45 reg = <0x0 0x03000000>;
50 reg = <0x03000000 0x00e00000>;
55 reg = <0x03e00000 0x00200000>;
60 reg = <0x04000000 0x00400000>;
65 reg = <0x04400000 0x03b00000>;
69 reg = <0x07f00000 0x00080000>;
74 reg = <0x07f80000 0x00080000>;
82 compatible = "fsl,elbc-fcm-nand";
83 reg = <0x2 0x0 0x40000>;
86 reg = <0x0 0x02000000>;
91 reg = <0x02000000 0x10000000>;
95 reg = <0x12000000 0x08000000>;
100 reg = <0x1a000000 0x04000000>;
104 reg = <0x1e000000 0x01000000>;
109 reg = <0x1f000000 0x21000000>;
114 compatible = "fsl,p2020ds-fpga", "fsl,fpga-ngpixis";
115 reg = <0x3 0x0 0x30>;
119 compatible = "fsl,elbc-fcm-nand";
120 reg = <0x4 0x0 0x40000>;
124 compatible = "fsl,elbc-fcm-nand";
125 reg = <0x5 0x0 0x40000>;
129 compatible = "fsl,elbc-fcm-nand";
130 reg = <0x6 0x0 0x40000>;
141 phy0: ethernet-phy@0 {
142 interrupts = <3 1 0 0>;
145 phy1: ethernet-phy@1 {
146 interrupts = <3 1 0 0>;
149 phy2: ethernet-phy@2 {
150 interrupts = <3 1 0 0>;
154 sgmii_phy1: sgmii-phy@1 {
155 interrupts = <5 1 0 0>;
158 sgmii_phy2: sgmii-phy@2 {
159 interrupts = <5 1 0 0>;
165 device_type = "tbi-phy";
173 device_type = "tbi-phy";
180 device_type = "tbi-phy";
186 fsl,tclk-period = <5>;
187 fsl,tmr-prsc = <200>;
188 fsl,tmr-add = <0xCCCCCCCD>;
189 fsl,tmr-fiper1 = <0x3B9AC9FB>;
190 fsl,tmr-fiper2 = <0x0001869B>;
191 fsl,max-adj = <249999999>;
194 enet0: ethernet@24000 {
195 tbi-handle = <&tbi0>;
196 phy-handle = <&phy0>;
197 phy-connection-type = "rgmii-id";
200 enet1: ethernet@25000 {
201 tbi-handle = <&tbi1>;
202 phy-handle = <&phy1>;
203 phy-connection-type = "rgmii-id";
207 enet2: ethernet@26000 {
208 tbi-handle = <&tbi2>;
209 phy-handle = <&phy2>;
210 phy-connection-type = "rgmii-id";
216 interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
219 // IDSEL 0x11 func 0 - PCI slot 1
220 0x8800 0x0 0x0 0x1 &i8259 0x9 0x2
221 0x8800 0x0 0x0 0x2 &i8259 0xa 0x2
223 // IDSEL 0x11 func 1 - PCI slot 1
224 0x8900 0x0 0x0 0x1 &i8259 0x9 0x2
225 0x8900 0x0 0x0 0x2 &i8259 0xa 0x2
227 // IDSEL 0x11 func 2 - PCI slot 1
228 0x8a00 0x0 0x0 0x1 &i8259 0x9 0x2
229 0x8a00 0x0 0x0 0x2 &i8259 0xa 0x2
231 // IDSEL 0x11 func 3 - PCI slot 1
232 0x8b00 0x0 0x0 0x1 &i8259 0x9 0x2
233 0x8b00 0x0 0x0 0x2 &i8259 0xa 0x2
235 // IDSEL 0x11 func 4 - PCI slot 1
236 0x8c00 0x0 0x0 0x1 &i8259 0x9 0x2
237 0x8c00 0x0 0x0 0x2 &i8259 0xa 0x2
239 // IDSEL 0x11 func 5 - PCI slot 1
240 0x8d00 0x0 0x0 0x1 &i8259 0x9 0x2
241 0x8d00 0x0 0x0 0x2 &i8259 0xa 0x2
243 // IDSEL 0x11 func 6 - PCI slot 1
244 0x8e00 0x0 0x0 0x1 &i8259 0x9 0x2
245 0x8e00 0x0 0x0 0x2 &i8259 0xa 0x2
247 // IDSEL 0x11 func 7 - PCI slot 1
248 0x8f00 0x0 0x0 0x1 &i8259 0x9 0x2
249 0x8f00 0x0 0x0 0x2 &i8259 0xa 0x2
252 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
255 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
256 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
258 // IDSEL 0x1f IDE/SATA
259 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
260 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
264 reg = <0x0 0x0 0x0 0x0 0x0>;
266 #address-cells = <3>;
267 ranges = <0x2000000 0x0 0xa0000000
268 0x2000000 0x0 0xa0000000
276 #interrupt-cells = <2>;
278 #address-cells = <2>;
279 reg = <0xf000 0x0 0x0 0x0 0x0>;
280 ranges = <0x1 0x0 0x1000000 0x0 0x0
282 interrupt-parent = <&i8259>;
284 i8259: interrupt-controller@20 {
288 interrupt-controller;
289 device_type = "interrupt-controller";
290 #address-cells = <0>;
291 #interrupt-cells = <2>;
292 compatible = "chrp,iic";
293 interrupts = <4 1 0 0>;
294 interrupt-parent = <&mpic>;
299 #address-cells = <1>;
300 reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
301 interrupts = <1 3 12 3>;
307 compatible = "pnpPNP,303";
312 compatible = "pnpPNP,f03";
317 compatible = "pnpPNP,b00";
318 reg = <0x1 0x70 0x2>;
322 reg = <0x1 0x400 0x80>;