2 * P5020DS Device Tree Source
4 * Copyright 2010 - 2015 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 /include/ "p5020si-pre.dtsi"
38 model = "fsl,P5020DS";
39 compatible = "fsl,P5020DS";
42 interrupt-parent = <&mpic>;
45 phy_rgmii_0 = &phy_rgmii_0;
46 phy_rgmii_1 = &phy_rgmii_1;
47 phy_sgmii_1c = &phy_sgmii_1c;
48 phy_sgmii_1d = &phy_sgmii_1d;
49 phy_sgmii_1e = &phy_sgmii_1e;
50 phy_sgmii_1f = &phy_sgmii_1f;
51 phy_xgmii_1 = &phy_xgmii_1;
52 phy_xgmii_2 = &phy_xgmii_2;
53 emi1_rgmii = &hydra_mdio_rgmii;
54 emi1_sgmii = &hydra_mdio_sgmii;
55 emi2_xgmii = &hydra_mdio_xgmii;
59 device_type = "memory";
67 bman_fbpr: bman-fbpr {
69 alignment = <0 0x1000000>;
73 alignment = <0 0x400000>;
75 qman_pfdr: qman-pfdr {
77 alignment = <0 0x2000000>;
81 dcsr: dcsr@f00000000 {
82 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
85 bportals: bman-portals@ff4000000 {
86 ranges = <0x0 0xf 0xf4000000 0x200000>;
89 qportals: qman-portals@ff4200000 {
90 ranges = <0x0 0xf 0xf4200000 0x200000>;
94 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
95 reg = <0xf 0xfe000000 0 0x00001000>;
100 compatible = "spansion,s25sl12801", "jedec,spi-nor";
102 spi-max-frequency = <40000000>; /* input clock */
105 reg = <0x00000000 0x00100000>;
110 reg = <0x00100000 0x00500000>;
115 reg = <0x00600000 0x00100000>;
119 label = "file system";
120 reg = <0x00700000 0x00900000>;
127 compatible = "atmel,24c256";
131 compatible = "atmel,24c256";
138 compatible = "dallas,ds3232";
140 interrupts = <0x1 0x1 0 0>;
143 compatible = "ti,ina220";
145 shunt-resistor = <1000>;
148 compatible = "ti,ina220";
150 shunt-resistor = <1000>;
153 compatible = "ti,ina220";
155 shunt-resistor = <1000>;
158 compatible = "ti,ina220";
160 shunt-resistor = <1000>;
163 compatible = "adi,adt7461";
170 phy-handle = <&phy_sgmii_1c>;
171 phy-connection-type = "sgmii";
175 phy-handle = <&phy_sgmii_1d>;
176 phy-connection-type = "sgmii";
180 phy-handle = <&phy_sgmii_1e>;
181 phy-connection-type = "sgmii";
185 phy-handle = <&phy_sgmii_1f>;
186 phy-connection-type = "sgmii";
190 phy-handle = <&phy_rgmii_1>;
191 phy-connection-type = "rgmii";
195 phy-handle = <&phy_xgmii_1>;
196 phy-connection-type = "xgmii";
199 hydra_mdio_xgmii: mdio@f1000 {
202 phy_xgmii_1: ethernet-phy@4 {
203 compatible = "ethernet-phy-ieee802.3-c45";
207 phy_xgmii_2: ethernet-phy@0 {
208 compatible = "ethernet-phy-ieee802.3-c45";
215 rio: rapidio@ffe0c0000 {
216 reg = <0xf 0xfe0c0000 0 0x11000>;
219 ranges = <0 0 0xc 0x20000000 0 0x10000000>;
222 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
226 lbc: localbus@ffe124000 {
227 reg = <0xf 0xfe124000 0 0x1000>;
228 ranges = <0 0 0xf 0xe8000000 0x08000000
229 2 0 0xf 0xffa00000 0x00040000
230 3 0 0xf 0xffdf0000 0x00008000>;
233 compatible = "cfi-flash";
234 reg = <0 0 0x08000000>;
240 #address-cells = <1>;
242 compatible = "fsl,elbc-fcm-nand";
243 reg = <0x2 0x0 0x40000>;
246 label = "NAND U-Boot Image";
247 reg = <0x0 0x02000000>;
252 label = "NAND Root File System";
253 reg = <0x02000000 0x10000000>;
257 label = "NAND Compressed RFS Image";
258 reg = <0x12000000 0x08000000>;
262 label = "NAND Linux Kernel Image";
263 reg = <0x1a000000 0x04000000>;
267 label = "NAND DTB Image";
268 reg = <0x1e000000 0x01000000>;
272 label = "NAND Writable User area";
273 reg = <0x1f000000 0x21000000>;
278 #address-cells = <1>;
280 compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
282 ranges = <0 3 0 0x30>;
285 #address-cells = <1>;
287 compatible = "mdio-mux-mmioreg", "mdio-mux";
288 mdio-parent-bus = <&mdio0>;
292 hydra_mdio_rgmii: rgmii-mdio@8 {
293 #address-cells = <1>;
298 phy_rgmii_0: ethernet-phy@0 {
302 phy_rgmii_1: ethernet-phy@1 {
307 hydra_mdio_sgmii: sgmii-mdio@28 {
308 #address-cells = <1>;
313 phy_sgmii_1c: ethernet-phy@1c {
317 phy_sgmii_1d: ethernet-phy@1d {
321 phy_sgmii_1e: ethernet-phy@1e {
325 phy_sgmii_1f: ethernet-phy@1f {
333 pci0: pcie@ffe200000 {
334 reg = <0xf 0xfe200000 0 0x1000>;
335 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
336 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
338 ranges = <0x02000000 0 0xe0000000
339 0x02000000 0 0xe0000000
342 0x01000000 0 0x00000000
343 0x01000000 0 0x00000000
348 pci1: pcie@ffe201000 {
349 reg = <0xf 0xfe201000 0 0x1000>;
350 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
351 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
353 ranges = <0x02000000 0 0xe0000000
354 0x02000000 0 0xe0000000
357 0x01000000 0 0x00000000
358 0x01000000 0 0x00000000
363 pci2: pcie@ffe202000 {
364 reg = <0xf 0xfe202000 0 0x1000>;
365 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
366 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
368 ranges = <0x02000000 0 0xe0000000
369 0x02000000 0 0xe0000000
372 0x01000000 0 0x00000000
373 0x01000000 0 0x00000000
378 pci3: pcie@ffe203000 {
379 reg = <0xf 0xfe203000 0 0x1000>;
380 ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
381 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
383 ranges = <0x02000000 0 0xe0000000
384 0x02000000 0 0xe0000000
387 0x01000000 0 0x00000000
388 0x01000000 0 0x00000000
394 /include/ "p5020si-post.dtsi"