2 * P5040 Silicon/SoC Device Tree Source (pre include)
4 * Copyright 2012 - 2015 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * This software is provided by Freescale Semiconductor "as is" and any
24 * express or implied warranties, including, but not limited to, the implied
25 * warranties of merchantability and fitness for a particular purpose are
26 * disclaimed. In no event shall Freescale Semiconductor be liable for any
27 * direct, indirect, incidental, special, exemplary, or consequential damages
28 * (including, but not limited to, procurement of substitute goods or services;
29 * loss of use, data, or profits; or business interruption) however caused and
30 * on any theory of liability, whether in contract, strict liability, or tort
31 * (including negligence or otherwise) arising in any way out of the use of this
32 * software, even if advised of the possibility of such damage.
37 /include/ "e5500_power_isa.dtsi"
40 compatible = "fsl,P5040";
43 interrupt-parent = <&mpic>;
77 raideng_jr0 = &raideng_jr0;
78 raideng_jr1 = &raideng_jr1;
79 raideng_jr2 = &raideng_jr2;
80 raideng_jr3 = &raideng_jr3;
102 cpu0: PowerPC,e5500@0 {
105 clocks = <&clockgen 1 0>;
106 next-level-cache = <&L2_0>;
107 fsl,portid-mapping = <0x80000000>;
109 next-level-cache = <&cpc>;
112 cpu1: PowerPC,e5500@1 {
115 clocks = <&clockgen 1 1>;
116 next-level-cache = <&L2_1>;
117 fsl,portid-mapping = <0x40000000>;
119 next-level-cache = <&cpc>;
122 cpu2: PowerPC,e5500@2 {
125 clocks = <&clockgen 1 2>;
126 next-level-cache = <&L2_2>;
127 fsl,portid-mapping = <0x20000000>;
129 next-level-cache = <&cpc>;
132 cpu3: PowerPC,e5500@3 {
135 clocks = <&clockgen 1 3>;
136 next-level-cache = <&L2_3>;
137 fsl,portid-mapping = <0x10000000>;
139 next-level-cache = <&cpc>;